Commit abb012ea authored by Subramaniam C.A's avatar Subramaniam C.A Committed by Hari Kanigeri

OMAP4-Mailbox - Adds code changes to support OMAP4 mailbox.

This patch adds code changes in the mailbox driver module to
add support for OMAP4 mailbox.
Signed-off-by: default avatarC A Subramaniam <subramaniam.ca@ti.com>
Signed-off-by: default avatarRamesh Gupta G <grgupta@ti.com>
parent 70defef8
...@@ -18,21 +18,36 @@ ...@@ -18,21 +18,36 @@
#include <mach/mailbox.h> #include <mach/mailbox.h>
#include <mach/irqs.h> #include <mach/irqs.h>
#define DRV_NAME "omap2-mailbox"
#define MAILBOX_REVISION 0x000 #define MAILBOX_REVISION 0x000
#define MAILBOX_SYSCONFIG 0x010 #define MAILBOX_SYSCONFIG 0x010
#define MAILBOX_SYSSTATUS 0x014 #define MAILBOX_SYSSTATUS 0x014
#define MAILBOX_MESSAGE(m) (0x040 + 4 * (m)) #define MAILBOX_MESSAGE(m) (0x040 + 4 * (m))
#define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m)) #define MAILBOX_FIFOSTATUS(m) (0x080 + 4 * (m))
#define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m)) #define MAILBOX_MSGSTATUS(m) (0x0c0 + 4 * (m))
#ifdef CONFIG_ARCH_OMAP4
#define MAILBOX_IRQSTATUS(u) (0x104 + 10 * (u))
#define MAILBOX_IRQENABLE(u) (0x108 + 10 * (u))
#define MAILBOX_IRQENABLE_CLR(u) (0x10c + 10 * (u))
#else
#define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u)) #define MAILBOX_IRQSTATUS(u) (0x100 + 8 * (u))
#define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u)) #define MAILBOX_IRQENABLE(u) (0x104 + 8 * (u))
#endif
#define MAILBOX_IRQ_NEWMSG(u) (1 << (2 * (u))) #define MAILBOX_IRQ_NEWMSG(m) (1 << (2 * (m)))
#define MAILBOX_IRQ_NOTFULL(u) (1 << (2 * (u) + 1)) #define MAILBOX_IRQ_NOTFULL(m) (1 << (2 * (m) + 1))
#ifdef CONFIG_ARCH_OMAP4
#define MBOX_REG_SIZE 0x130
#else
#define MBOX_REG_SIZE 0x120 #define MBOX_REG_SIZE 0x120
#endif
#define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32)) #define MBOX_NR_REGS (MBOX_REG_SIZE / sizeof(u32))
static void __iomem *mbox_base; static void __iomem *mbox_base;
struct omap_mbox2_fifo { struct omap_mbox2_fifo {
...@@ -49,6 +64,9 @@ struct omap_mbox2_priv { ...@@ -49,6 +64,9 @@ struct omap_mbox2_priv {
u32 newmsg_bit; u32 newmsg_bit;
u32 notfull_bit; u32 notfull_bit;
u32 ctx[MBOX_NR_REGS]; u32 ctx[MBOX_NR_REGS];
#ifdef CONFIG_ARCH_OMAP4
unsigned long irqdisable;
#endif
}; };
static struct clk *mbox_ick_handle; static struct clk *mbox_ick_handle;
...@@ -73,7 +91,7 @@ static int omap2_mbox_startup(struct omap_mbox *mbox) ...@@ -73,7 +91,7 @@ static int omap2_mbox_startup(struct omap_mbox *mbox)
mbox_ick_handle = clk_get(NULL, "mailboxes_ick"); mbox_ick_handle = clk_get(NULL, "mailboxes_ick");
if (IS_ERR(mbox_ick_handle)) { if (IS_ERR(mbox_ick_handle)) {
printk("Could not get mailboxes_ick\n"); printk(KERN_ERR "Could not get mailboxes_ick\n");
return -ENODEV; return -ENODEV;
} }
clk_enable(mbox_ick_handle); clk_enable(mbox_ick_handle);
...@@ -123,7 +141,7 @@ static int omap2_mbox_fifo_full(struct omap_mbox *mbox) ...@@ -123,7 +141,7 @@ static int omap2_mbox_fifo_full(struct omap_mbox *mbox)
{ {
struct omap_mbox2_fifo *fifo = struct omap_mbox2_fifo *fifo =
&((struct omap_mbox2_priv *)mbox->priv)->tx_fifo; &((struct omap_mbox2_priv *)mbox->priv)->tx_fifo;
return (mbox_read_reg(fifo->fifo_stat)); return mbox_read_reg(fifo->fifo_stat);
} }
/* Mailbox IRQ handle functions */ /* Mailbox IRQ handle functions */
...@@ -143,10 +161,9 @@ static void omap2_mbox_disable_irq(struct omap_mbox *mbox, ...@@ -143,10 +161,9 @@ static void omap2_mbox_disable_irq(struct omap_mbox *mbox,
{ {
struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv; struct omap_mbox2_priv *p = (struct omap_mbox2_priv *)mbox->priv;
u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit; u32 l, bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
l = mbox_read_reg(p->irqdisable);
l = mbox_read_reg(p->irqenable);
l &= ~bit; l &= ~bit;
mbox_write_reg(l, p->irqenable); mbox_write_reg(l, p->irqdisable);
} }
static void omap2_mbox_ack_irq(struct omap_mbox *mbox, static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
...@@ -156,6 +173,8 @@ static void omap2_mbox_ack_irq(struct omap_mbox *mbox, ...@@ -156,6 +173,8 @@ static void omap2_mbox_ack_irq(struct omap_mbox *mbox,
u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit; u32 bit = (irq == IRQ_TX) ? p->notfull_bit : p->newmsg_bit;
mbox_write_reg(bit, p->irqstatus); mbox_write_reg(bit, p->irqstatus);
/* Flush post writing */
mbox_read_reg(p->irqstatus);
} }
static int omap2_mbox_is_irq(struct omap_mbox *mbox, static int omap2_mbox_is_irq(struct omap_mbox *mbox,
...@@ -166,7 +185,7 @@ static int omap2_mbox_is_irq(struct omap_mbox *mbox, ...@@ -166,7 +185,7 @@ static int omap2_mbox_is_irq(struct omap_mbox *mbox,
u32 enable = mbox_read_reg(p->irqenable); u32 enable = mbox_read_reg(p->irqenable);
u32 status = mbox_read_reg(p->irqstatus); u32 status = mbox_read_reg(p->irqstatus);
return (enable & status & bit); return (int)(enable & status & bit);
} }
static void omap2_mbox_save_ctx(struct omap_mbox *mbox) static void omap2_mbox_save_ctx(struct omap_mbox *mbox)
...@@ -219,9 +238,12 @@ static struct omap_mbox_ops omap2_mbox_ops = { ...@@ -219,9 +238,12 @@ static struct omap_mbox_ops omap2_mbox_ops = {
*/ */
/* FIXME: the following structs should be filled automatically by the user id */ /* FIXME: the following structs should be filled automatically by the user id */
#ifdef CONFIG_ARCH_OMAP4
static struct omap_mbox2_priv omap2_mbox_1_priv = {
#else
/* DSP */ /* DSP */
static struct omap_mbox2_priv omap2_mbox_dsp_priv = { static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
#endif
.tx_fifo = { .tx_fifo = {
.msg = MAILBOX_MESSAGE(0), .msg = MAILBOX_MESSAGE(0),
.fifo_stat = MAILBOX_FIFOSTATUS(0), .fifo_stat = MAILBOX_FIFOSTATUS(0),
...@@ -234,7 +256,19 @@ static struct omap_mbox2_priv omap2_mbox_dsp_priv = { ...@@ -234,7 +256,19 @@ static struct omap_mbox2_priv omap2_mbox_dsp_priv = {
.irqstatus = MAILBOX_IRQSTATUS(0), .irqstatus = MAILBOX_IRQSTATUS(0),
.notfull_bit = MAILBOX_IRQ_NOTFULL(0), .notfull_bit = MAILBOX_IRQ_NOTFULL(0),
.newmsg_bit = MAILBOX_IRQ_NEWMSG(1), .newmsg_bit = MAILBOX_IRQ_NEWMSG(1),
#ifdef CONFIG_ARCH_OMAP4
.irqdisable = MAILBOX_IRQENABLE_CLR(0),
#endif
};
#ifdef CONFIG_ARCH_OMAP4
struct omap_mbox mbox_1_info = {
.name = "mailbox-1",
.ops = &omap2_mbox_ops,
.priv = &omap2_mbox_1_priv,
}; };
EXPORT_SYMBOL(mbox_1_info);
#else
struct omap_mbox mbox_dsp_info = { struct omap_mbox mbox_dsp_info = {
.name = "dsp", .name = "dsp",
...@@ -242,6 +276,33 @@ struct omap_mbox mbox_dsp_info = { ...@@ -242,6 +276,33 @@ struct omap_mbox mbox_dsp_info = {
.priv = &omap2_mbox_dsp_priv, .priv = &omap2_mbox_dsp_priv,
}; };
EXPORT_SYMBOL(mbox_dsp_info); EXPORT_SYMBOL(mbox_dsp_info);
#endif
#ifdef CONFIG_ARCH_OMAP4
static struct omap_mbox2_priv omap2_mbox_2_priv = {
.tx_fifo = {
.msg = MAILBOX_MESSAGE(3),
.fifo_stat = MAILBOX_FIFOSTATUS(3),
},
.rx_fifo = {
.msg = MAILBOX_MESSAGE(2),
.msg_stat = MAILBOX_MSGSTATUS(2),
},
.irqenable = MAILBOX_IRQENABLE(0),
.irqstatus = MAILBOX_IRQSTATUS(0),
.notfull_bit = MAILBOX_IRQ_NOTFULL(3),
.newmsg_bit = MAILBOX_IRQ_NEWMSG(2),
.irqdisable = MAILBOX_IRQENABLE_CLR(0),
};
struct omap_mbox mbox_2_info = {
.name = "mailbox-2",
.ops = &omap2_mbox_ops,
.priv = &omap2_mbox_2_priv,
};
EXPORT_SYMBOL(mbox_2_info);
#endif
#if defined(CONFIG_ARCH_OMAP2420) /* IVA */ #if defined(CONFIG_ARCH_OMAP2420) /* IVA */
static struct omap_mbox2_priv omap2_mbox_iva_priv = { static struct omap_mbox2_priv omap2_mbox_iva_priv = {
...@@ -282,17 +343,31 @@ static int __devinit omap2_mbox_probe(struct platform_device *pdev) ...@@ -282,17 +343,31 @@ static int __devinit omap2_mbox_probe(struct platform_device *pdev)
return -ENOMEM; return -ENOMEM;
/* DSP or IVA2 IRQ */ /* DSP or IVA2 IRQ */
ret = platform_get_irq(pdev, 0); res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
if (ret < 0) {
if (unlikely(!res)) {
dev_err(&pdev->dev, "invalid irq resource\n"); dev_err(&pdev->dev, "invalid irq resource\n");
ret = -ENODEV;
goto err_dsp; goto err_dsp;
} }
mbox_dsp_info.irq = ret; #ifdef CONFIG_ARCH_OMAP4
mbox_1_info.irq = res->start;
ret = omap_mbox_register(&pdev->dev, &mbox_1_info);
#else
mbox_dsp_info.irq = res->start;
ret = omap_mbox_register(&pdev->dev, &mbox_dsp_info); ret = omap_mbox_register(&pdev->dev, &mbox_dsp_info);
#endif
if (ret) if (ret)
goto err_dsp; goto err_dsp;
#ifdef CONFIG_ARCH_OMAP4
mbox_2_info.irq = res->start;
ret = omap_mbox_register(&pdev->dev, &mbox_2_info);
if (ret)
goto err_mbox_2;
#endif
#if defined(CONFIG_ARCH_OMAP2420) /* IVA */ #if defined(CONFIG_ARCH_OMAP2420) /* IVA */
if (cpu_is_omap2420()) { if (cpu_is_omap2420()) {
/* IVA IRQ */ /* IVA IRQ */
...@@ -310,8 +385,14 @@ static int __devinit omap2_mbox_probe(struct platform_device *pdev) ...@@ -310,8 +385,14 @@ static int __devinit omap2_mbox_probe(struct platform_device *pdev)
#endif #endif
return 0; return 0;
#ifdef CONFIG_ARCH_OMAP4
err_mbox_2:
omap_mbox_unregister(&mbox_1_info);
#else
err_iva1: err_iva1:
omap_mbox_unregister(&mbox_dsp_info); omap_mbox_unregister(&mbox_dsp_info);
#endif
err_dsp: err_dsp:
iounmap(mbox_base); iounmap(mbox_base);
return ret; return ret;
...@@ -322,7 +403,13 @@ static int __devexit omap2_mbox_remove(struct platform_device *pdev) ...@@ -322,7 +403,13 @@ static int __devexit omap2_mbox_remove(struct platform_device *pdev)
#if defined(CONFIG_ARCH_OMAP2420) #if defined(CONFIG_ARCH_OMAP2420)
omap_mbox_unregister(&mbox_iva_info); omap_mbox_unregister(&mbox_iva_info);
#endif #endif
#ifdef CONFIG_ARCH_OMAP4
omap_mbox_unregister(&mbox_2_info);
omap_mbox_unregister(&mbox_1_info);
#else
omap_mbox_unregister(&mbox_dsp_info); omap_mbox_unregister(&mbox_dsp_info);
#endif
iounmap(mbox_base); iounmap(mbox_base);
return 0; return 0;
} }
...@@ -331,7 +418,7 @@ static struct platform_driver omap2_mbox_driver = { ...@@ -331,7 +418,7 @@ static struct platform_driver omap2_mbox_driver = {
.probe = omap2_mbox_probe, .probe = omap2_mbox_probe,
.remove = __devexit_p(omap2_mbox_remove), .remove = __devexit_p(omap2_mbox_remove),
.driver = { .driver = {
.name = "omap2-mailbox", .name = DRV_NAME,
}, },
}; };
...@@ -351,4 +438,4 @@ module_exit(omap2_mbox_exit); ...@@ -351,4 +438,4 @@ module_exit(omap2_mbox_exit);
MODULE_LICENSE("GPL v2"); MODULE_LICENSE("GPL v2");
MODULE_DESCRIPTION("omap mailbox: omap2/3 architecture specific functions"); MODULE_DESCRIPTION("omap mailbox: omap2/3 architecture specific functions");
MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>, Paul Mundt"); MODULE_AUTHOR("Hiroshi DOYU <Hiroshi.DOYU@nokia.com>, Paul Mundt");
MODULE_ALIAS("platform:omap2-mailbox"); MODULE_ALIAS("platform:"DRV_NAME);
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment