Skip to content
Projects
Groups
Snippets
Help
Loading...
Help
Support
Keyboard shortcuts
?
Submit feedback
Contribute to GitLab
Sign in
Toggle navigation
L
linux-davinci
Project overview
Project overview
Details
Activity
Releases
Repository
Repository
Files
Commits
Branches
Tags
Contributors
Graph
Compare
Issues
0
Issues
0
List
Boards
Labels
Milestones
Redmine
Redmine
Merge Requests
0
Merge Requests
0
CI / CD
CI / CD
Pipelines
Jobs
Schedules
Operations
Operations
Metrics
Environments
Analytics
Analytics
CI / CD
Repository
Value Stream
Wiki
Wiki
Snippets
Snippets
Members
Members
Collapse sidebar
Close sidebar
Activity
Graph
Create a new issue
Jobs
Commits
Issue Boards
Open sidebar
linux
linux-davinci
Commits
479a0e3e
Commit
479a0e3e
authored
Aug 16, 2005
by
Ralf Baechle
Browse files
Options
Browse Files
Download
Email Patches
Plain Diff
Support for CoreFPGA-3.
Signed-off-by:
Ralf Baechle
<
ralf@linux-mips.org
>
parent
fd0197d2
Changes
4
Hide whitespace changes
Inline
Side-by-side
Showing
4 changed files
with
9 additions
and
15 deletions
+9
-15
arch/mips/mips-boards/generic/init.c
arch/mips/mips-boards/generic/init.c
+1
-0
arch/mips/mips-boards/generic/pci.c
arch/mips/mips-boards/generic/pci.c
+1
-0
arch/mips/mips-boards/malta/malta_int.c
arch/mips/mips-boards/malta/malta_int.c
+6
-15
include/asm-mips/mips-boards/generic.h
include/asm-mips/mips-boards/generic.h
+1
-0
No files found.
arch/mips/mips-boards/generic/init.c
View file @
479a0e3e
...
@@ -337,6 +337,7 @@ void __init prom_init(void)
...
@@ -337,6 +337,7 @@ void __init prom_init(void)
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA3
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
_pcictrl_msc
=
(
unsigned
long
)
ioremap
(
MIPS_MSC01_PCI_REG_BASE
,
0x2000
);
_pcictrl_msc
=
(
unsigned
long
)
ioremap
(
MIPS_MSC01_PCI_REG_BASE
,
0x2000
);
...
...
arch/mips/mips-boards/generic/pci.c
View file @
479a0e3e
...
@@ -197,6 +197,7 @@ void __init mips_pcibios_init(void)
...
@@ -197,6 +197,7 @@ void __init mips_pcibios_init(void)
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA3
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
/* Set up resource ranges from the controller's registers. */
/* Set up resource ranges from the controller's registers. */
MSC_READ
(
MSC01_PCI_SC2PMBASL
,
start
);
MSC_READ
(
MSC01_PCI_SC2PMBASL
,
start
);
...
...
arch/mips/mips-boards/malta/malta_int.c
View file @
479a0e3e
...
@@ -57,6 +57,7 @@ static inline int mips_pcibios_iack(void)
...
@@ -57,6 +57,7 @@ static inline int mips_pcibios_iack(void)
switch
(
mips_revision_corid
)
{
switch
(
mips_revision_corid
)
{
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA3
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
MSC_READ
(
MSC01_PCI_IACK
,
irq
);
MSC_READ
(
MSC01_PCI_IACK
,
irq
);
irq
&=
0xff
;
irq
&=
0xff
;
...
@@ -103,22 +104,10 @@ static inline int get_int(void)
...
@@ -103,22 +104,10 @@ static inline int get_int(void)
irq
=
mips_pcibios_iack
();
irq
=
mips_pcibios_iack
();
/*
/*
* IRQ7 is used to detect spurious interrupts.
* The only way we can decide if an interrupt is spurious
* The interrupt acknowledge cycle returns IRQ7, if no
* is by checking the 8259 registers. This needs a spinlock
* interrupts is requested.
* on an SMP system, so leave it up to the generic code...
* We can differentiate between this situation and a
* "Normal" IRQ7 by reading the ISR.
*/
*/
if
(
irq
==
7
)
{
outb
(
PIIX4_OCW3_SEL
|
PIIX4_OCW3_ISR
,
PIIX4_ICTLR1_OCW3
);
if
(
!
(
inb
(
PIIX4_ICTLR1_OCW3
)
&
(
1
<<
7
)))
{
irq
=
-
1
;
/* Spurious interrupt */
printk
(
"We got a spurious interrupt from PIIX4.
\n
"
);
atomic_inc
(
&
irq_err_count
);
}
}
spin_unlock_irqrestore
(
&
mips_irq_lock
,
flags
);
spin_unlock_irqrestore
(
&
mips_irq_lock
,
flags
);
...
@@ -153,6 +142,7 @@ void corehi_irqdispatch(struct pt_regs *regs)
...
@@ -153,6 +142,7 @@ void corehi_irqdispatch(struct pt_regs *regs)
switch
(
mips_revision_corid
)
{
switch
(
mips_revision_corid
)
{
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA3
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
ll_msc_irq
(
regs
);
ll_msc_irq
(
regs
);
break
;
break
;
...
@@ -233,6 +223,7 @@ void __init arch_init_irq(void)
...
@@ -233,6 +223,7 @@ void __init arch_init_irq(void)
switch
(
mips_revision_corid
)
{
switch
(
mips_revision_corid
)
{
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_MSC
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA2
:
case
MIPS_REVISION_CORID_CORE_FPGA3
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
case
MIPS_REVISION_CORID_CORE_EMUL_MSC
:
if
(
cpu_has_veic
)
if
(
cpu_has_veic
)
init_msc_irqs
(
MSC01E_INT_BASE
,
msc_eicirqmap
,
msc_nr_eicirqs
);
init_msc_irqs
(
MSC01E_INT_BASE
,
msc_eicirqmap
,
msc_nr_eicirqs
);
...
...
include/asm-mips/mips-boards/generic.h
View file @
479a0e3e
...
@@ -66,6 +66,7 @@
...
@@ -66,6 +66,7 @@
#define MIPS_REVISION_CORID_CORE_EMUL 6
#define MIPS_REVISION_CORID_CORE_EMUL 6
#define MIPS_REVISION_CORID_CORE_FPGA2 7
#define MIPS_REVISION_CORID_CORE_FPGA2 7
#define MIPS_REVISION_CORID_CORE_FPGAR2 8
#define MIPS_REVISION_CORID_CORE_FPGAR2 8
#define MIPS_REVISION_CORID_CORE_FPGA3 9
/**** Artificial corid defines ****/
/**** Artificial corid defines ****/
/*
/*
...
...
Write
Preview
Markdown
is supported
0%
Try again
or
attach a new file
Attach a file
Cancel
You are about to add
0
people
to the discussion. Proceed with caution.
Finish editing this message first!
Cancel
Please
register
or
sign in
to comment