ahci.c 58.8 KB
Newer Older
Linus Torvalds's avatar
Linus Torvalds committed
1 2 3
/*
 *  ahci.c - AHCI SATA support
 *
4 5 6 7 8 9 10 11 12 13 14 15 16 17 18 19 20 21 22 23 24 25 26 27 28 29
 *  Maintained by:  Jeff Garzik <jgarzik@pobox.com>
 *    		    Please ALWAYS copy linux-ide@vger.kernel.org
 *		    on emails.
 *
 *  Copyright 2004-2005 Red Hat, Inc.
 *
 *
 *  This program is free software; you can redistribute it and/or modify
 *  it under the terms of the GNU General Public License as published by
 *  the Free Software Foundation; either version 2, or (at your option)
 *  any later version.
 *
 *  This program is distributed in the hope that it will be useful,
 *  but WITHOUT ANY WARRANTY; without even the implied warranty of
 *  MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
 *  GNU General Public License for more details.
 *
 *  You should have received a copy of the GNU General Public License
 *  along with this program; see the file COPYING.  If not, write to
 *  the Free Software Foundation, 675 Mass Ave, Cambridge, MA 02139, USA.
 *
 *
 * libata documentation is available via 'make {ps|pdf}docs',
 * as Documentation/DocBook/libata.*
 *
 * AHCI hardware documentation:
Linus Torvalds's avatar
Linus Torvalds committed
30
 * http://www.intel.com/technology/serialata/pdf/rev1_0.pdf
31
 * http://www.intel.com/technology/serialata/pdf/rev1_1.pdf
Linus Torvalds's avatar
Linus Torvalds committed
32 33 34 35 36 37 38 39 40 41
 *
 */

#include <linux/kernel.h>
#include <linux/module.h>
#include <linux/pci.h>
#include <linux/init.h>
#include <linux/blkdev.h>
#include <linux/delay.h>
#include <linux/interrupt.h>
42
#include <linux/dma-mapping.h>
43
#include <linux/device.h>
44
#include <linux/dmi.h>
Linus Torvalds's avatar
Linus Torvalds committed
45
#include <scsi/scsi_host.h>
46
#include <scsi/scsi_cmnd.h>
Linus Torvalds's avatar
Linus Torvalds committed
47 48 49
#include <linux/libata.h>

#define DRV_NAME	"ahci"
Tejun Heo's avatar
Tejun Heo committed
50
#define DRV_VERSION	"3.0"
Linus Torvalds's avatar
Linus Torvalds committed
51 52 53 54


enum {
	AHCI_PCI_BAR		= 5,
55
	AHCI_MAX_PORTS		= 32,
Linus Torvalds's avatar
Linus Torvalds committed
56 57
	AHCI_MAX_SG		= 168, /* hardware max is 64K */
	AHCI_DMA_BOUNDARY	= 0xffffffff,
58
	AHCI_USE_CLUSTERING	= 1,
59
	AHCI_MAX_CMDS		= 32,
60
	AHCI_CMD_SZ		= 32,
61
	AHCI_CMD_SLOT_SZ	= AHCI_MAX_CMDS * AHCI_CMD_SZ,
Linus Torvalds's avatar
Linus Torvalds committed
62
	AHCI_RX_FIS_SZ		= 256,
63
	AHCI_CMD_TBL_CDB	= 0x40,
64 65 66 67
	AHCI_CMD_TBL_HDR_SZ	= 0x80,
	AHCI_CMD_TBL_SZ		= AHCI_CMD_TBL_HDR_SZ + (AHCI_MAX_SG * 16),
	AHCI_CMD_TBL_AR_SZ	= AHCI_CMD_TBL_SZ * AHCI_MAX_CMDS,
	AHCI_PORT_PRIV_DMA_SZ	= AHCI_CMD_SLOT_SZ + AHCI_CMD_TBL_AR_SZ +
Linus Torvalds's avatar
Linus Torvalds committed
68 69 70 71
				  AHCI_RX_FIS_SZ,
	AHCI_IRQ_ON_SG		= (1 << 31),
	AHCI_CMD_ATAPI		= (1 << 5),
	AHCI_CMD_WRITE		= (1 << 6),
72
	AHCI_CMD_PREFETCH	= (1 << 7),
73 74
	AHCI_CMD_RESET		= (1 << 8),
	AHCI_CMD_CLR_BUSY	= (1 << 10),
Linus Torvalds's avatar
Linus Torvalds committed
75 76

	RX_FIS_D2H_REG		= 0x40,	/* offset of D2H Register FIS data */
77
	RX_FIS_SDB		= 0x58, /* offset of SDB FIS data */
Tejun Heo's avatar
Tejun Heo committed
78
	RX_FIS_UNK		= 0x60, /* offset of Unknown FIS data */
Linus Torvalds's avatar
Linus Torvalds committed
79 80

	board_ahci		= 0,
81 82 83 84
	board_ahci_vt8251	= 1,
	board_ahci_ign_iferr	= 2,
	board_ahci_sb600	= 3,
	board_ahci_mv		= 4,
Linus Torvalds's avatar
Linus Torvalds committed
85 86 87 88 89 90 91 92 93 94 95 96 97 98

	/* global controller registers */
	HOST_CAP		= 0x00, /* host capabilities */
	HOST_CTL		= 0x04, /* global host control */
	HOST_IRQ_STAT		= 0x08, /* interrupt status */
	HOST_PORTS_IMPL		= 0x0c, /* bitmap of implemented ports */
	HOST_VERSION		= 0x10, /* AHCI spec. version compliancy */

	/* HOST_CTL bits */
	HOST_RESET		= (1 << 0),  /* reset controller; self-clear */
	HOST_IRQ_EN		= (1 << 1),  /* global IRQ enable */
	HOST_AHCI_EN		= (1 << 31), /* AHCI enabled */

	/* HOST_CAP bits */
99
	HOST_CAP_SSC		= (1 << 14), /* Slumber capable */
Tejun Heo's avatar
Tejun Heo committed
100
	HOST_CAP_PMP		= (1 << 17), /* Port Multiplier support */
101
	HOST_CAP_CLO		= (1 << 24), /* Command List Override support */
102
	HOST_CAP_SSS		= (1 << 27), /* Staggered Spin-up */
103
	HOST_CAP_SNTF		= (1 << 29), /* SNotification register */
104
	HOST_CAP_NCQ		= (1 << 30), /* Native Command Queueing */
105
	HOST_CAP_64		= (1 << 31), /* PCI DAC (64-bit DMA) support */
Linus Torvalds's avatar
Linus Torvalds committed
106 107 108 109 110 111 112 113 114 115 116 117 118 119 120 121

	/* registers for each SATA port */
	PORT_LST_ADDR		= 0x00, /* command list DMA addr */
	PORT_LST_ADDR_HI	= 0x04, /* command list DMA addr hi */
	PORT_FIS_ADDR		= 0x08, /* FIS rx buf addr */
	PORT_FIS_ADDR_HI	= 0x0c, /* FIS rx buf addr hi */
	PORT_IRQ_STAT		= 0x10, /* interrupt status */
	PORT_IRQ_MASK		= 0x14, /* interrupt enable/disable mask */
	PORT_CMD		= 0x18, /* port command */
	PORT_TFDATA		= 0x20,	/* taskfile data */
	PORT_SIG		= 0x24,	/* device TF signature */
	PORT_CMD_ISSUE		= 0x38, /* command issue */
	PORT_SCR_STAT		= 0x28, /* SATA phy register: SStatus */
	PORT_SCR_CTL		= 0x2c, /* SATA phy register: SControl */
	PORT_SCR_ERR		= 0x30, /* SATA phy register: SError */
	PORT_SCR_ACT		= 0x34, /* SATA phy register: SActive */
122
	PORT_SCR_NTF		= 0x3c, /* SATA phy register: SNotification */
Linus Torvalds's avatar
Linus Torvalds committed
123 124 125 126 127 128 129 130 131 132 133 134 135 136 137 138 139 140 141 142 143

	/* PORT_IRQ_{STAT,MASK} bits */
	PORT_IRQ_COLD_PRES	= (1 << 31), /* cold presence detect */
	PORT_IRQ_TF_ERR		= (1 << 30), /* task file error */
	PORT_IRQ_HBUS_ERR	= (1 << 29), /* host bus fatal error */
	PORT_IRQ_HBUS_DATA_ERR	= (1 << 28), /* host bus data error */
	PORT_IRQ_IF_ERR		= (1 << 27), /* interface fatal error */
	PORT_IRQ_IF_NONFATAL	= (1 << 26), /* interface non-fatal error */
	PORT_IRQ_OVERFLOW	= (1 << 24), /* xfer exhausted available S/G */
	PORT_IRQ_BAD_PMP	= (1 << 23), /* incorrect port multiplier */

	PORT_IRQ_PHYRDY		= (1 << 22), /* PhyRdy changed */
	PORT_IRQ_DEV_ILCK	= (1 << 7), /* device interlock */
	PORT_IRQ_CONNECT	= (1 << 6), /* port connect change status */
	PORT_IRQ_SG_DONE	= (1 << 5), /* descriptor processed */
	PORT_IRQ_UNK_FIS	= (1 << 4), /* unknown FIS rx'd */
	PORT_IRQ_SDB_FIS	= (1 << 3), /* Set Device Bits FIS rx'd */
	PORT_IRQ_DMAS_FIS	= (1 << 2), /* DMA Setup FIS rx'd */
	PORT_IRQ_PIOS_FIS	= (1 << 1), /* PIO Setup FIS rx'd */
	PORT_IRQ_D2H_REG_FIS	= (1 << 0), /* D2H Register FIS rx'd */

Tejun Heo's avatar
Tejun Heo committed
144 145 146
	PORT_IRQ_FREEZE		= PORT_IRQ_HBUS_ERR |
				  PORT_IRQ_IF_ERR |
				  PORT_IRQ_CONNECT |
147
				  PORT_IRQ_PHYRDY |
Tejun Heo's avatar
Tejun Heo committed
148 149
				  PORT_IRQ_UNK_FIS |
				  PORT_IRQ_BAD_PMP,
Tejun Heo's avatar
Tejun Heo committed
150 151 152 153 154 155
	PORT_IRQ_ERROR		= PORT_IRQ_FREEZE |
				  PORT_IRQ_TF_ERR |
				  PORT_IRQ_HBUS_DATA_ERR,
	DEF_PORT_IRQ		= PORT_IRQ_ERROR | PORT_IRQ_SG_DONE |
				  PORT_IRQ_SDB_FIS | PORT_IRQ_DMAS_FIS |
				  PORT_IRQ_PIOS_FIS | PORT_IRQ_D2H_REG_FIS,
Linus Torvalds's avatar
Linus Torvalds committed
156 157

	/* PORT_CMD bits */
158
	PORT_CMD_ATAPI		= (1 << 24), /* Device is ATAPI */
Tejun Heo's avatar
Tejun Heo committed
159
	PORT_CMD_PMP		= (1 << 17), /* PMP attached */
Linus Torvalds's avatar
Linus Torvalds committed
160 161 162
	PORT_CMD_LIST_ON	= (1 << 15), /* cmd list DMA engine running */
	PORT_CMD_FIS_ON		= (1 << 14), /* FIS DMA engine running */
	PORT_CMD_FIS_RX		= (1 << 4), /* Enable FIS receive DMA engine */
163
	PORT_CMD_CLO		= (1 << 3), /* Command list override */
Linus Torvalds's avatar
Linus Torvalds committed
164 165 166 167
	PORT_CMD_POWER_ON	= (1 << 2), /* Power up device */
	PORT_CMD_SPIN_UP	= (1 << 1), /* Spin up device */
	PORT_CMD_START		= (1 << 0), /* Enable port DMA engine */

168
	PORT_CMD_ICC_MASK	= (0xf << 28), /* i/f ICC state mask */
Linus Torvalds's avatar
Linus Torvalds committed
169 170 171
	PORT_CMD_ICC_ACTIVE	= (0x1 << 28), /* Put i/f in active state */
	PORT_CMD_ICC_PARTIAL	= (0x2 << 28), /* Put i/f in partial state */
	PORT_CMD_ICC_SLUMBER	= (0x6 << 28), /* Put i/f in slumber state */
172

173 174 175 176 177 178 179
	/* hpriv->flags bits */
	AHCI_HFLAG_NO_NCQ		= (1 << 0),
	AHCI_HFLAG_IGN_IRQ_IF_ERR	= (1 << 1), /* ignore IRQ_IF_ERR */
	AHCI_HFLAG_IGN_SERR_INTERNAL	= (1 << 2), /* ignore SERR_INTERNAL */
	AHCI_HFLAG_32BIT_ONLY		= (1 << 3), /* force 32bit */
	AHCI_HFLAG_MV_PATA		= (1 << 4), /* PATA port */
	AHCI_HFLAG_NO_MSI		= (1 << 5), /* no PCI MSI */
180
	AHCI_HFLAG_NO_PMP		= (1 << 6), /* no PMP */
181

182
	/* ap->flags bits */
183
	AHCI_FLAG_NO_HOTPLUG		= (1 << 24), /* ignore PxSERR.DIAG.N */
184 185 186

	AHCI_FLAG_COMMON		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
					  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA |
Tejun Heo's avatar
Tejun Heo committed
187
					  ATA_FLAG_ACPI_SATA | ATA_FLAG_AN,
188
	AHCI_LFLAG_COMMON		= ATA_LFLAG_SKIP_D2H_BSY,
Linus Torvalds's avatar
Linus Torvalds committed
189 190 191 192 193 194 195 196 197 198 199 200 201 202 203 204 205 206
};

struct ahci_cmd_hdr {
	u32			opts;
	u32			status;
	u32			tbl_addr;
	u32			tbl_addr_hi;
	u32			reserved[4];
};

struct ahci_sg {
	u32			addr;
	u32			addr_hi;
	u32			reserved;
	u32			flags_size;
};

struct ahci_host_priv {
207
	unsigned int		flags;		/* AHCI_HFLAG_* */
208 209 210 211
	u32			cap;		/* cap to use */
	u32			port_map;	/* port map to use */
	u32			saved_cap;	/* saved initial cap */
	u32			saved_port_map;	/* saved initial port_map */
Linus Torvalds's avatar
Linus Torvalds committed
212 213 214
};

struct ahci_port_priv {
Tejun Heo's avatar
Tejun Heo committed
215
	struct ata_link		*active_link;
Linus Torvalds's avatar
Linus Torvalds committed
216 217 218 219 220 221
	struct ahci_cmd_hdr	*cmd_slot;
	dma_addr_t		cmd_slot_dma;
	void			*cmd_tbl;
	dma_addr_t		cmd_tbl_dma;
	void			*rx_fis;
	dma_addr_t		rx_fis_dma;
222 223 224
	/* for NCQ spurious interrupt analysis */
	unsigned int		ncq_saw_d2h:1;
	unsigned int		ncq_saw_dmas:1;
225
	unsigned int		ncq_saw_sdb:1;
226
	u32 			intr_mask;	/* interrupts to enable */
Linus Torvalds's avatar
Linus Torvalds committed
227 228
};

229 230
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val);
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val);
231
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent);
232
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc);
Linus Torvalds's avatar
Linus Torvalds committed
233 234 235 236 237 238
static void ahci_irq_clear(struct ata_port *ap);
static int ahci_port_start(struct ata_port *ap);
static void ahci_port_stop(struct ata_port *ap);
static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf);
static void ahci_qc_prep(struct ata_queued_cmd *qc);
static u8 ahci_check_status(struct ata_port *ap);
Tejun Heo's avatar
Tejun Heo committed
239 240
static void ahci_freeze(struct ata_port *ap);
static void ahci_thaw(struct ata_port *ap);
Tejun Heo's avatar
Tejun Heo committed
241 242
static void ahci_pmp_attach(struct ata_port *ap);
static void ahci_pmp_detach(struct ata_port *ap);
Tejun Heo's avatar
Tejun Heo committed
243
static void ahci_error_handler(struct ata_port *ap);
244
static void ahci_vt8251_error_handler(struct ata_port *ap);
245
static void ahci_p5wdh_error_handler(struct ata_port *ap);
Tejun Heo's avatar
Tejun Heo committed
246
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc);
247
static int ahci_port_resume(struct ata_port *ap);
248 249 250
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl);
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts);
251
#ifdef CONFIG_PM
252 253 254
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg);
static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg);
static int ahci_pci_device_resume(struct pci_dev *pdev);
255
#endif
Linus Torvalds's avatar
Linus Torvalds committed
256

257
static struct scsi_host_template ahci_sht = {
Linus Torvalds's avatar
Linus Torvalds committed
258 259 260 261
	.module			= THIS_MODULE,
	.name			= DRV_NAME,
	.ioctl			= ata_scsi_ioctl,
	.queuecommand		= ata_scsi_queuecmd,
262 263
	.change_queue_depth	= ata_scsi_change_queue_depth,
	.can_queue		= AHCI_MAX_CMDS - 1,
Linus Torvalds's avatar
Linus Torvalds committed
264 265 266 267 268 269 270 271
	.this_id		= ATA_SHT_THIS_ID,
	.sg_tablesize		= AHCI_MAX_SG,
	.cmd_per_lun		= ATA_SHT_CMD_PER_LUN,
	.emulated		= ATA_SHT_EMULATED,
	.use_clustering		= AHCI_USE_CLUSTERING,
	.proc_name		= DRV_NAME,
	.dma_boundary		= AHCI_DMA_BOUNDARY,
	.slave_configure	= ata_scsi_slave_config,
Tejun Heo's avatar
Tejun Heo committed
272
	.slave_destroy		= ata_scsi_slave_destroy,
Linus Torvalds's avatar
Linus Torvalds committed
273 274 275
	.bios_param		= ata_std_bios_param,
};

276
static const struct ata_port_operations ahci_ops = {
Linus Torvalds's avatar
Linus Torvalds committed
277 278 279 280 281 282
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

Tejun Heo's avatar
Tejun Heo committed
283
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
Linus Torvalds's avatar
Linus Torvalds committed
284 285 286 287 288 289 290 291
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

Tejun Heo's avatar
Tejun Heo committed
292 293 294 295 296 297
	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

Tejun Heo's avatar
Tejun Heo committed
298 299 300
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

301
#ifdef CONFIG_PM
302 303
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
304
#endif
305

Linus Torvalds's avatar
Linus Torvalds committed
306 307 308 309
	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

310 311 312 313 314 315 316
static const struct ata_port_operations ahci_vt8251_ops = {
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

Tejun Heo's avatar
Tejun Heo committed
317
	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
318 319 320 321 322 323 324 325 326 327 328 329 330 331
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_vt8251_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

Tejun Heo's avatar
Tejun Heo committed
332 333 334
	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

335
#ifdef CONFIG_PM
336 337
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
338
#endif
339 340 341 342 343

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

344 345 346 347 348 349 350 351 352 353 354 355 356 357 358 359 360 361 362 363 364 365 366 367 368 369 370 371 372 373 374 375 376 377
static const struct ata_port_operations ahci_p5wdh_ops = {
	.check_status		= ahci_check_status,
	.check_altstatus	= ahci_check_status,
	.dev_select		= ata_noop_dev_select,

	.tf_read		= ahci_tf_read,

	.qc_defer		= sata_pmp_qc_defer_cmd_switch,
	.qc_prep		= ahci_qc_prep,
	.qc_issue		= ahci_qc_issue,

	.irq_clear		= ahci_irq_clear,

	.scr_read		= ahci_scr_read,
	.scr_write		= ahci_scr_write,

	.freeze			= ahci_freeze,
	.thaw			= ahci_thaw,

	.error_handler		= ahci_p5wdh_error_handler,
	.post_internal_cmd	= ahci_post_internal_cmd,

	.pmp_attach		= ahci_pmp_attach,
	.pmp_detach		= ahci_pmp_detach,

#ifdef CONFIG_PM
	.port_suspend		= ahci_port_suspend,
	.port_resume		= ahci_port_resume,
#endif

	.port_start		= ahci_port_start,
	.port_stop		= ahci_port_stop,
};

378 379
#define AHCI_HFLAGS(flags)	.private_data	= (void *)(flags)

380
static const struct ata_port_info ahci_port_info[] = {
Linus Torvalds's avatar
Linus Torvalds committed
381 382
	/* board_ahci */
	{
383
		.flags		= AHCI_FLAG_COMMON,
384
		.link_flags	= AHCI_LFLAG_COMMON,
385
		.pio_mask	= 0x1f, /* pio0-4 */
386
		.udma_mask	= ATA_UDMA6,
Linus Torvalds's avatar
Linus Torvalds committed
387 388
		.port_ops	= &ahci_ops,
	},
389 390
	/* board_ahci_vt8251 */
	{
391
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_PMP),
392
		.flags		= AHCI_FLAG_COMMON,
393
		.link_flags	= AHCI_LFLAG_COMMON | ATA_LFLAG_HRST_TO_RESUME,
394
		.pio_mask	= 0x1f, /* pio0-4 */
395
		.udma_mask	= ATA_UDMA6,
396
		.port_ops	= &ahci_vt8251_ops,
397
	},
398 399
	/* board_ahci_ign_iferr */
	{
400 401
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_IRQ_IF_ERR),
		.flags		= AHCI_FLAG_COMMON,
402
		.link_flags	= AHCI_LFLAG_COMMON,
403
		.pio_mask	= 0x1f, /* pio0-4 */
404
		.udma_mask	= ATA_UDMA6,
405 406
		.port_ops	= &ahci_ops,
	},
407 408
	/* board_ahci_sb600 */
	{
409
		AHCI_HFLAGS	(AHCI_HFLAG_IGN_SERR_INTERNAL |
410
				 AHCI_HFLAG_32BIT_ONLY | AHCI_HFLAG_NO_PMP),
411
		.flags		= AHCI_FLAG_COMMON,
412
		.link_flags	= AHCI_LFLAG_COMMON,
413
		.pio_mask	= 0x1f, /* pio0-4 */
414
		.udma_mask	= ATA_UDMA6,
415 416
		.port_ops	= &ahci_ops,
	},
417 418
	/* board_ahci_mv */
	{
419 420
		AHCI_HFLAGS	(AHCI_HFLAG_NO_NCQ | AHCI_HFLAG_NO_MSI |
				 AHCI_HFLAG_MV_PATA),
421
		.flags		= ATA_FLAG_SATA | ATA_FLAG_NO_LEGACY |
422
				  ATA_FLAG_MMIO | ATA_FLAG_PIO_DMA,
423
		.link_flags	= AHCI_LFLAG_COMMON,
424 425 426 427
		.pio_mask	= 0x1f, /* pio0-4 */
		.udma_mask	= ATA_UDMA6,
		.port_ops	= &ahci_ops,
	},
Linus Torvalds's avatar
Linus Torvalds committed
428 429
};

430
static const struct pci_device_id ahci_pci_tbl[] = {
431
	/* Intel */
432 433 434 435 436
	{ PCI_VDEVICE(INTEL, 0x2652), board_ahci }, /* ICH6 */
	{ PCI_VDEVICE(INTEL, 0x2653), board_ahci }, /* ICH6M */
	{ PCI_VDEVICE(INTEL, 0x27c1), board_ahci }, /* ICH7 */
	{ PCI_VDEVICE(INTEL, 0x27c5), board_ahci }, /* ICH7M */
	{ PCI_VDEVICE(INTEL, 0x27c3), board_ahci }, /* ICH7R */
437
	{ PCI_VDEVICE(AL, 0x5288), board_ahci_ign_iferr }, /* ULi M5288 */
438 439 440 441
	{ PCI_VDEVICE(INTEL, 0x2681), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2682), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x2683), board_ahci }, /* ESB2 */
	{ PCI_VDEVICE(INTEL, 0x27c6), board_ahci }, /* ICH7-M DH */
442 443 444 445 446 447 448 449 450 451 452 453 454 455 456 457 458
	{ PCI_VDEVICE(INTEL, 0x2821), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2822), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2824), board_ahci }, /* ICH8 */
	{ PCI_VDEVICE(INTEL, 0x2829), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x282a), board_ahci }, /* ICH8M */
	{ PCI_VDEVICE(INTEL, 0x2922), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2923), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2924), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2925), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2927), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x2929), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292a), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292b), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292c), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x292f), board_ahci }, /* ICH9M */
	{ PCI_VDEVICE(INTEL, 0x294d), board_ahci }, /* ICH9 */
	{ PCI_VDEVICE(INTEL, 0x294e), board_ahci }, /* ICH9M */
459 460
	{ PCI_VDEVICE(INTEL, 0x502a), board_ahci }, /* Tolapai */
	{ PCI_VDEVICE(INTEL, 0x502b), board_ahci }, /* Tolapai */
461

462 463 464
	/* JMicron 360/1/3/5/6, match class to avoid IDE function */
	{ PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci_ign_iferr },
465 466

	/* ATI */
467
	{ PCI_VDEVICE(ATI, 0x4380), board_ahci_sb600 }, /* ATI SB600 */
468 469 470 471 472 473
	{ PCI_VDEVICE(ATI, 0x4390), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4391), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4392), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4393), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4394), board_ahci_sb600 }, /* ATI SB700/800 */
	{ PCI_VDEVICE(ATI, 0x4395), board_ahci_sb600 }, /* ATI SB700/800 */
474 475

	/* VIA */
476
	{ PCI_VDEVICE(VIA, 0x3349), board_ahci_vt8251 }, /* VIA VT8251 */
477
	{ PCI_VDEVICE(VIA, 0x6287), board_ahci_vt8251 }, /* VIA VT8251 */
478 479

	/* NVIDIA */
480 481 482 483
	{ PCI_VDEVICE(NVIDIA, 0x044c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x044f), board_ahci },		/* MCP65 */
484 485 486 487 488 489 490 491
	{ PCI_VDEVICE(NVIDIA, 0x045c), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045d), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045e), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x045f), board_ahci },		/* MCP65 */
	{ PCI_VDEVICE(NVIDIA, 0x0550), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0551), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0552), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0553), board_ahci },		/* MCP67 */
492 493 494 495 496 497 498 499
	{ PCI_VDEVICE(NVIDIA, 0x0554), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0555), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0556), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0557), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0558), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x0559), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055a), board_ahci },		/* MCP67 */
	{ PCI_VDEVICE(NVIDIA, 0x055b), board_ahci },		/* MCP67 */
500 501 502 503 504 505 506 507 508 509 510 511 512 513 514 515 516 517 518 519 520 521 522 523
	{ PCI_VDEVICE(NVIDIA, 0x07f0), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f1), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f2), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f3), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f4), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f5), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f6), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f7), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f8), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07f9), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fa), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x07fb), board_ahci },		/* MCP73 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad0), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad1), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad2), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad3), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad4), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad5), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad6), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad7), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad8), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ad9), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0ada), board_ahci },		/* MCP77 */
	{ PCI_VDEVICE(NVIDIA, 0x0adb), board_ahci },		/* MCP77 */
524 525 526 527 528 529 530 531
	{ PCI_VDEVICE(NVIDIA, 0x0ab8), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0ab9), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0aba), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abb), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abc), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abd), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abe), board_ahci },		/* MCP79 */
	{ PCI_VDEVICE(NVIDIA, 0x0abf), board_ahci },		/* MCP79 */
532

Jeff Garzik's avatar
Jeff Garzik committed
533
	/* SiS */
534 535 536
	{ PCI_VDEVICE(SI, 0x1184), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x1185), board_ahci }, /* SiS 966 */
	{ PCI_VDEVICE(SI, 0x0186), board_ahci }, /* SiS 968 */
Jeff Garzik's avatar
Jeff Garzik committed
537

538 539 540
	/* Marvell */
	{ PCI_VDEVICE(MARVELL, 0x6145), board_ahci_mv },	/* 6145 */

541 542
	/* Generic, PCI class code for AHCI */
	{ PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID, PCI_ANY_ID,
543
	  PCI_CLASS_STORAGE_SATA_AHCI, 0xffffff, board_ahci },
544

Linus Torvalds's avatar
Linus Torvalds committed
545 546 547 548 549 550 551 552
	{ }	/* terminate list */
};


static struct pci_driver ahci_pci_driver = {
	.name			= DRV_NAME,
	.id_table		= ahci_pci_tbl,
	.probe			= ahci_init_one,
553
	.remove			= ata_pci_remove_one,
554
#ifdef CONFIG_PM
555 556
	.suspend		= ahci_pci_device_suspend,
	.resume			= ahci_pci_device_resume,
557
#endif
Linus Torvalds's avatar
Linus Torvalds committed
558 559 560
};


561 562 563 564 565
static inline int ahci_nr_ports(u32 cap)
{
	return (cap & 0x1f) + 1;
}

566 567
static inline void __iomem *__ahci_port_base(struct ata_host *host,
					     unsigned int port_no)
Linus Torvalds's avatar
Linus Torvalds committed
568
{
569
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
570

571 572 573 574 575 576
	return mmio + 0x100 + (port_no * 0x80);
}

static inline void __iomem *ahci_port_base(struct ata_port *ap)
{
	return __ahci_port_base(ap->host, ap->port_no);
Linus Torvalds's avatar
Linus Torvalds committed
577 578
}

579 580
/**
 *	ahci_save_initial_config - Save and fixup initial config values
581 582
 *	@pdev: target PCI device
 *	@hpriv: host private area to store config values
583 584 585 586 587 588 589 590 591 592 593
 *
 *	Some registers containing configuration info might be setup by
 *	BIOS and might be cleared on reset.  This function saves the
 *	initial values of those registers into @hpriv such that they
 *	can be restored after controller reset.
 *
 *	If inconsistent, config values are fixed up by this function.
 *
 *	LOCKING:
 *	None.
 */
594 595
static void ahci_save_initial_config(struct pci_dev *pdev,
				     struct ahci_host_priv *hpriv)
596
{
597
	void __iomem *mmio = pcim_iomap_table(pdev)[AHCI_PCI_BAR];
598
	u32 cap, port_map;
599
	int i;
600 601 602 603 604 605 606

	/* Values prefixed with saved_ are written back to host after
	 * reset.  Values without are used for driver operation.
	 */
	hpriv->saved_cap = cap = readl(mmio + HOST_CAP);
	hpriv->saved_port_map = port_map = readl(mmio + HOST_PORTS_IMPL);

607
	/* some chips have errata preventing 64bit use */
608
	if ((cap & HOST_CAP_64) && (hpriv->flags & AHCI_HFLAG_32BIT_ONLY)) {
Tejun Heo's avatar
Tejun Heo committed
609 610 611 612 613
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do 64bit DMA, forcing 32bit\n");
		cap &= ~HOST_CAP_64;
	}

614
	if ((cap & HOST_CAP_NCQ) && (hpriv->flags & AHCI_HFLAG_NO_NCQ)) {
615 616 617 618 619
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do NCQ, turning off CAP_NCQ\n");
		cap &= ~HOST_CAP_NCQ;
	}

620 621 622 623 624 625
	if ((cap && HOST_CAP_PMP) && (hpriv->flags & AHCI_HFLAG_NO_PMP)) {
		dev_printk(KERN_INFO, &pdev->dev,
			   "controller can't do PMP, turning off CAP_PMP\n");
		cap &= ~HOST_CAP_PMP;
	}

626 627 628 629 630
	/*
	 * Temporary Marvell 6145 hack: PATA port presence
	 * is asserted through the standard AHCI port
	 * presence register, as bit 4 (counting from 0)
	 */
631
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
632 633 634 635 636 637 638 639
		dev_printk(KERN_ERR, &pdev->dev,
			   "MV_AHCI HACK: port_map %x -> %x\n",
			   hpriv->port_map,
			   hpriv->port_map & 0xf);

		port_map &= 0xf;
	}

640
	/* cross check port_map and cap.n_ports */
641
	if (port_map) {
642 643 644 645 646 647 648 649 650 651
		u32 tmp_port_map = port_map;
		int n_ports = ahci_nr_ports(cap);

		for (i = 0; i < AHCI_MAX_PORTS && n_ports; i++) {
			if (tmp_port_map & (1 << i)) {
				n_ports--;
				tmp_port_map &= ~(1 << i);
			}
		}

652 653
		/* If n_ports and port_map are inconsistent, whine and
		 * clear port_map and let it be generated from n_ports.
654
		 */
655
		if (n_ports || tmp_port_map) {
656
			dev_printk(KERN_WARNING, &pdev->dev,
657
				   "nr_ports (%u) and implemented port map "
658
				   "(0x%x) don't match, using nr_ports\n",
659
				   ahci_nr_ports(cap), port_map);
660 661 662 663 664 665
			port_map = 0;
		}
	}

	/* fabricate port_map from cap.nr_ports */
	if (!port_map) {
666
		port_map = (1 << ahci_nr_ports(cap)) - 1;
667 668 669 670 671
		dev_printk(KERN_WARNING, &pdev->dev,
			   "forcing PORTS_IMPL to 0x%x\n", port_map);

		/* write the fixed up value to the PI register */
		hpriv->saved_port_map = port_map;
672 673
	}

674 675 676 677 678 679 680
	/* record values to use during operation */
	hpriv->cap = cap;
	hpriv->port_map = port_map;
}

/**
 *	ahci_restore_initial_config - Restore initial config
681
 *	@host: target ATA host
682 683 684 685 686 687
 *
 *	Restore initial config stored by ahci_save_initial_config().
 *
 *	LOCKING:
 *	None.
 */
688
static void ahci_restore_initial_config(struct ata_host *host)
689
{
690 691 692
	struct ahci_host_priv *hpriv = host->private_data;
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];

693 694 695 696 697
	writel(hpriv->saved_cap, mmio + HOST_CAP);
	writel(hpriv->saved_port_map, mmio + HOST_PORTS_IMPL);
	(void) readl(mmio + HOST_PORTS_IMPL);	/* flush */
}

698
static unsigned ahci_scr_offset(struct ata_port *ap, unsigned int sc_reg)
Linus Torvalds's avatar
Linus Torvalds committed
699
{
700 701 702 703 704 705 706 707
	static const int offset[] = {
		[SCR_STATUS]		= PORT_SCR_STAT,
		[SCR_CONTROL]		= PORT_SCR_CTL,
		[SCR_ERROR]		= PORT_SCR_ERR,
		[SCR_ACTIVE]		= PORT_SCR_ACT,
		[SCR_NOTIFICATION]	= PORT_SCR_NTF,
	};
	struct ahci_host_priv *hpriv = ap->host->private_data;
Linus Torvalds's avatar
Linus Torvalds committed
708

709 710 711
	if (sc_reg < ARRAY_SIZE(offset) &&
	    (sc_reg != SCR_NOTIFICATION || (hpriv->cap & HOST_CAP_SNTF)))
		return offset[sc_reg];
712
	return 0;
Linus Torvalds's avatar
Linus Torvalds committed
713 714
}

715
static int ahci_scr_read(struct ata_port *ap, unsigned int sc_reg, u32 *val)
Linus Torvalds's avatar
Linus Torvalds committed
716
{
717 718 719 720 721 722
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		*val = readl(port_mmio + offset);
		return 0;
Linus Torvalds's avatar
Linus Torvalds committed
723
	}
724 725
	return -EINVAL;
}
Linus Torvalds's avatar
Linus Torvalds committed
726

727 728 729 730 731 732 733 734 735 736
static int ahci_scr_write(struct ata_port *ap, unsigned int sc_reg, u32 val)
{
	void __iomem *port_mmio = ahci_port_base(ap);
	int offset = ahci_scr_offset(ap, sc_reg);

	if (offset) {
		writel(val, port_mmio + offset);
		return 0;
	}
	return -EINVAL;
Linus Torvalds's avatar
Linus Torvalds committed
737 738
}

739
static void ahci_start_engine(struct ata_port *ap)
740
{
741
	void __iomem *port_mmio = ahci_port_base(ap);
742 743
	u32 tmp;

744
	/* start DMA */
745
	tmp = readl(port_mmio + PORT_CMD);
746 747 748 749 750
	tmp |= PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);
	readl(port_mmio + PORT_CMD); /* flush */
}

751
static int ahci_stop_engine(struct ata_port *ap)
752
{
753
	void __iomem *port_mmio = ahci_port_base(ap);
754 755 756 757
	u32 tmp;

	tmp = readl(port_mmio + PORT_CMD);

758
	/* check if the HBA is idle */
759 760 761
	if ((tmp & (PORT_CMD_START | PORT_CMD_LIST_ON)) == 0)
		return 0;

762
	/* setting HBA to idle */
763 764 765
	tmp &= ~PORT_CMD_START;
	writel(tmp, port_mmio + PORT_CMD);

766
	/* wait for engine to stop. This could be as long as 500 msec */
767
	tmp = ata_wait_register(port_mmio + PORT_CMD,
768
				PORT_CMD_LIST_ON, PORT_CMD_LIST_ON, 1, 500);
769
	if (tmp & PORT_CMD_LIST_ON)
770 771 772 773 774
		return -EIO;

	return 0;
}

775
static void ahci_start_fis_rx(struct ata_port *ap)
776
{
777 778 779
	void __iomem *port_mmio = ahci_port_base(ap);
	struct ahci_host_priv *hpriv = ap->host->private_data;
	struct ahci_port_priv *pp = ap->private_data;
780 781 782
	u32 tmp;

	/* set FIS registers */
783 784 785 786
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->cmd_slot_dma >> 16) >> 16,
		       port_mmio + PORT_LST_ADDR_HI);
	writel(pp->cmd_slot_dma & 0xffffffff, port_mmio + PORT_LST_ADDR);
787

788 789 790 791
	if (hpriv->cap & HOST_CAP_64)
		writel((pp->rx_fis_dma >> 16) >> 16,
		       port_mmio + PORT_FIS_ADDR_HI);
	writel(pp->rx_fis_dma & 0xffffffff, port_mmio + PORT_FIS_ADDR);
792 793 794 795 796 797 798 799 800 801

	/* enable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* flush */
	readl(port_mmio + PORT_CMD);
}

802
static int ahci_stop_fis_rx(struct ata_port *ap)
803
{
804
	void __iomem *port_mmio = ahci_port_base(ap);
805 806 807 808 809 810 811 812 813 814 815 816 817 818 819 820
	u32 tmp;

	/* disable FIS reception */
	tmp = readl(port_mmio + PORT_CMD);
	tmp &= ~PORT_CMD_FIS_RX;
	writel(tmp, port_mmio + PORT_CMD);

	/* wait for completion, spec says 500ms, give it 1000 */
	tmp = ata_wait_register(port_mmio + PORT_CMD, PORT_CMD_FIS_ON,
				PORT_CMD_FIS_ON, 10, 1000);
	if (tmp & PORT_CMD_FIS_ON)
		return -EBUSY;

	return 0;
}

821
static void ahci_power_up(struct ata_port *ap)
822
{
823 824
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
825 826 827 828 829
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;

	/* spin up device */
830
	if (hpriv->cap & HOST_CAP_SSS) {
831 832 833 834 835 836 837 838
		cmd |= PORT_CMD_SPIN_UP;
		writel(cmd, port_mmio + PORT_CMD);
	}

	/* wake up link */
	writel(cmd | PORT_CMD_ICC_ACTIVE, port_mmio + PORT_CMD);
}

839
#ifdef CONFIG_PM
840
static void ahci_power_down(struct ata_port *ap)
841
{
842 843
	struct ahci_host_priv *hpriv = ap->host->private_data;
	void __iomem *port_mmio = ahci_port_base(ap);
844 845
	u32 cmd, scontrol;

846
	if (!(hpriv->cap & HOST_CAP_SSS))
847
		return;
848

849 850 851 852
	/* put device into listen mode, first set PxSCTL.DET to 0 */
	scontrol = readl(port_mmio + PORT_SCR_CTL);
	scontrol &= ~0xf;
	writel(scontrol, port_mmio + PORT_SCR_CTL);
853

854 855 856 857
	/* then set PxCMD.SUD to 0 */
	cmd = readl(port_mmio + PORT_CMD) & ~PORT_CMD_ICC_MASK;
	cmd &= ~PORT_CMD_SPIN_UP;
	writel(cmd, port_mmio + PORT_CMD);
858
}
859
#endif
860

861
static void ahci_start_port(struct ata_port *ap)
862 863
{
	/* enable FIS reception */
864
	ahci_start_fis_rx(ap);
865 866

	/* enable DMA */
867
	ahci_start_engine(ap);
868 869
}

870
static int ahci_deinit_port(struct ata_port *ap, const char **emsg)
871 872 873 874
{
	int rc;

	/* disable DMA */
875
	rc = ahci_stop_engine(ap);
876 877 878 879 880 881
	if (rc) {
		*emsg = "failed to stop engine";
		return rc;
	}

	/* disable FIS reception */
882
	rc = ahci_stop_fis_rx(ap);
883 884 885 886 887 888 889 890
	if (rc) {
		*emsg = "failed stop FIS RX";
		return rc;
	}

	return 0;
}

891
static int ahci_reset_controller(struct ata_host *host)
892
{
893 894
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
895
	u32 tmp;
896

897 898 899
	/* we must be in AHCI mode, before using anything
	 * AHCI-specific, such as HOST_RESET.
	 */
900
	tmp = readl(mmio + HOST_CTL);
901 902 903 904
	if (!(tmp & HOST_AHCI_EN)) {
		tmp |= HOST_AHCI_EN;
		writel(tmp, mmio + HOST_CTL);
	}
905 906

	/* global controller reset */
907 908 909 910 911 912 913 914 915 916 917 918
	if ((tmp & HOST_RESET) == 0) {
		writel(tmp | HOST_RESET, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	/* reset must complete within 1 second, or
	 * the hardware should be considered fried.
	 */
	ssleep(1);

	tmp = readl(mmio + HOST_CTL);
	if (tmp & HOST_RESET) {
919
		dev_printk(KERN_ERR, host->dev,
920 921 922 923
			   "controller reset failed (0x%x)\n", tmp);
		return -EIO;
	}

924
	/* turn on AHCI mode */
925 926
	writel(HOST_AHCI_EN, mmio + HOST_CTL);
	(void) readl(mmio + HOST_CTL);	/* flush */
927

928
	/* some registers might be cleared on reset.  restore initial values */
929
	ahci_restore_initial_config(host);
930 931 932 933 934 935 936 937 938 939 940 941 942

	if (pdev->vendor == PCI_VENDOR_ID_INTEL) {
		u16 tmp16;

		/* configure PCS */
		pci_read_config_word(pdev, 0x92, &tmp16);
		tmp16 |= 0xf;
		pci_write_config_word(pdev, 0x92, tmp16);
	}

	return 0;
}

943 944 945 946 947 948 949 950 951 952 953 954 955 956 957 958 959 960 961 962 963 964 965 966 967 968 969 970
static void ahci_port_init(struct pci_dev *pdev, struct ata_port *ap,
			   int port_no, void __iomem *mmio,
			   void __iomem *port_mmio)
{
	const char *emsg = NULL;
	int rc;
	u32 tmp;

	/* make sure port is not active */
	rc = ahci_deinit_port(ap, &emsg);
	if (rc)
		dev_printk(KERN_WARNING, &pdev->dev,
			   "%s (%d)\n", emsg, rc);

	/* clear SError */
	tmp = readl(port_mmio + PORT_SCR_ERR);
	VPRINTK("PORT_SCR_ERR 0x%x\n", tmp);
	writel(tmp, port_mmio + PORT_SCR_ERR);

	/* clear port IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
	if (tmp)
		writel(tmp, port_mmio + PORT_IRQ_STAT);

	writel(1 << port_no, mmio + HOST_IRQ_STAT);
}

971
static void ahci_init_controller(struct ata_host *host)
972
{
973
	struct ahci_host_priv *hpriv = host->private_data;
974 975
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
976
	int i;
977
	void __iomem *port_mmio;
978 979
	u32 tmp;

980
	if (hpriv->flags & AHCI_HFLAG_MV_PATA) {
981 982 983 984 985 986 987 988 989 990 991
		port_mmio = __ahci_port_base(host, 4);

		writel(0, port_mmio + PORT_IRQ_MASK);

		/* clear port IRQ */
		tmp = readl(port_mmio + PORT_IRQ_STAT);
		VPRINTK("PORT_IRQ_STAT 0x%x\n", tmp);
		if (tmp)
			writel(tmp, port_mmio + PORT_IRQ_STAT);
	}

992 993
	for (i = 0; i < host->n_ports; i++) {
		struct ata_port *ap = host->ports[i];
994

995
		port_mmio = ahci_port_base(ap);
996
		if (ata_port_is_dummy(ap))
997 998
			continue;

999
		ahci_port_init(pdev, ap, i, mmio, port_mmio);
1000 1001 1002 1003 1004 1005 1006 1007 1008
	}

	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
	writel(tmp | HOST_IRQ_EN, mmio + HOST_CTL);
	tmp = readl(mmio + HOST_CTL);
	VPRINTK("HOST_CTL 0x%x\n", tmp);
}

1009
static unsigned int ahci_dev_classify(struct ata_port *ap)
Linus Torvalds's avatar
Linus Torvalds committed
1010
{
1011
	void __iomem *port_mmio = ahci_port_base(ap);
Linus Torvalds's avatar
Linus Torvalds committed
1012
	struct ata_taskfile tf;
1013 1014 1015 1016 1017 1018 1019 1020 1021 1022 1023
	u32 tmp;

	tmp = readl(port_mmio + PORT_SIG);
	tf.lbah		= (tmp >> 24)	& 0xff;
	tf.lbam		= (tmp >> 16)	& 0xff;
	tf.lbal		= (tmp >> 8)	& 0xff;
	tf.nsect	= (tmp)		& 0xff;

	return ata_dev_classify(&tf);
}

1024 1025
static void ahci_fill_cmd_slot(struct ahci_port_priv *pp, unsigned int tag,
			       u32 opts)
1026
{
1027 1028 1029 1030 1031 1032 1033 1034
	dma_addr_t cmd_tbl_dma;

	cmd_tbl_dma = pp->cmd_tbl_dma + tag * AHCI_CMD_TBL_SZ;

	pp->cmd_slot[tag].opts = cpu_to_le32(opts);
	pp->cmd_slot[tag].status = 0;
	pp->cmd_slot[tag].tbl_addr = cpu_to_le32(cmd_tbl_dma & 0xffffffff);
	pp->cmd_slot[tag].tbl_addr_hi = cpu_to_le32((cmd_tbl_dma >> 16) >> 16);
1035 1036
}

1037
static int ahci_kick_engine(struct ata_port *ap, int force_restart)
Tejun Heo's avatar
Tejun Heo committed
1038
{
Tejun Heo's avatar
Tejun Heo committed
1039
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Jeff Garzik's avatar
Jeff Garzik committed
1040
	struct ahci_host_priv *hpriv = ap->host->private_data;
1041
	u32 tmp;
1042
	int busy, rc;
1043

1044 1045 1046 1047 1048 1049 1050 1051 1052 1053 1054 1055 1056 1057 1058 1059 1060 1061 1062 1063
	/* do we need to kick the port? */
	busy = ahci_check_status(ap) & (ATA_BUSY | ATA_DRQ);
	if (!busy && !force_restart)
		return 0;

	/* stop engine */
	rc = ahci_stop_engine(ap);
	if (rc)
		goto out_restart;

	/* need to do CLO? */
	if (!busy) {
		rc = 0;
		goto out_restart;
	}

	if (!(hpriv->cap & HOST_CAP_CLO)) {
		rc = -EOPNOTSUPP;
		goto out_restart;
	}
1064

1065
	/* perform CLO */
1066 1067 1068 1069
	tmp = readl(port_mmio + PORT_CMD);
	tmp |= PORT_CMD_CLO;
	writel(tmp, port_mmio + PORT_CMD);

1070
	rc = 0;
1071 1072 1073
	tmp = ata_wait_register(port_mmio + PORT_CMD,
				PORT_CMD_CLO, PORT_CMD_CLO, 1, 500);
	if (tmp & PORT_CMD_CLO)
1074
		rc = -EIO;
1075

1076 1077 1078 1079
	/* restart engine */
 out_restart:
	ahci_start_engine(ap);
	return rc;
1080 1081
}

1082 1083 1084
static int ahci_exec_polled_cmd(struct ata_port *ap, int pmp,
				struct ata_taskfile *tf, int is_cmd, u16 flags,
				unsigned long timeout_msec)
1085
{
1086
	const u32 cmd_fis_len = 5; /* five dwords */
Tejun Heo's avatar
Tejun Heo committed
1087
	struct ahci_port_priv *pp = ap->private_data;
1088
	void __iomem *port_mmio = ahci_port_base(ap);
1089 1090 1091 1092 1093 1094 1095 1096 1097 1098 1099 1100 1101 1102 1103 1104 1105 1106 1107 1108 1109 1110 1111
	u8 *fis = pp->cmd_tbl;
	u32 tmp;

	/* prep the command */
	ata_tf_to_fis(tf, pmp, is_cmd, fis);
	ahci_fill_cmd_slot(pp, 0, cmd_fis_len | flags | (pmp << 12));

	/* issue & wait */
	writel(1, port_mmio + PORT_CMD_ISSUE);

	if (timeout_msec) {
		tmp = ata_wait_register(port_mmio + PORT_CMD_ISSUE, 0x1, 0x1,
					1, timeout_msec);
		if (tmp & 0x1) {
			ahci_kick_engine(ap, 1);
			return -EBUSY;
		}
	} else
		readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

Tejun Heo's avatar
Tejun Heo committed
1112
static int ahci_do_softreset(struct ata_link *link, unsigned int *class,
1113
			     int pmp, unsigned long deadline)
1114
{
Tejun Heo's avatar
Tejun Heo committed
1115
	struct ata_port *ap = link->ap;
Tejun Heo's avatar
Tejun Heo committed
1116
	const char *reason = NULL;
1117
	unsigned long now, msecs;
Tejun Heo's avatar
Tejun Heo committed
1118 1119 1120 1121 1122
	struct ata_taskfile tf;
	int rc;

	DPRINTK("ENTER\n");

Tejun Heo's avatar
Tejun Heo committed
1123
	if (ata_link_offline(link)) {
1124 1125 1126 1127 1128
		DPRINTK("PHY reports no device\n");
		*class = ATA_DEV_NONE;
		return 0;
	}

Tejun Heo's avatar
Tejun Heo committed
1129
	/* prepare for SRST (AHCI-1.1 10.4.1) */
1130 1131
	rc = ahci_kick_engine(ap, 1);
	if (rc)
Tejun Heo's avatar
Tejun Heo committed
1132
		ata_link_printk(link, KERN_WARNING,
1133
				"failed to reset engine (errno=%d)", rc);
Tejun Heo's avatar
Tejun Heo committed
1134

Tejun Heo's avatar
Tejun Heo committed
1135
	ata_tf_init(link->device, &tf);
Tejun Heo's avatar
Tejun Heo committed
1136 1137

	/* issue the first D2H Register FIS */
1138 1139 1140 1141 1142
	msecs = 0;
	now = jiffies;
	if (time_after(now, deadline))
		msecs = jiffies_to_msecs(deadline - now);

Tejun Heo's avatar
Tejun Heo committed
1143
	tf.ctl |= ATA_SRST;
1144
	if (ahci_exec_polled_cmd(ap, pmp, &tf, 0,
1145
				 AHCI_CMD_RESET | AHCI_CMD_CLR_BUSY, msecs)) {
Tejun Heo's avatar
Tejun Heo committed
1146 1147 1148 1149 1150 1151 1152 1153 1154 1155
		rc = -EIO;
		reason = "1st FIS failed";
		goto fail;
	}

	/* spec says at least 5us, but be generous and sleep for 1ms */
	msleep(1);

	/* issue the second D2H Register FIS */
	tf.ctl &= ~ATA_SRST;
1156
	ahci_exec_polled_cmd(ap, pmp, &tf, 0, 0, 0);
Tejun Heo's avatar
Tejun Heo committed
1157

1158 1159
	/* wait a while before checking status */
	ata_wait_after_reset(ap, deadline);
Tejun Heo's avatar
Tejun Heo committed
1160

1161 1162 1163 1164 1165
	rc = ata_wait_ready(ap, deadline);
	/* link occupied, -ENODEV too is an error */
	if (rc) {
		reason = "device not ready";
		goto fail;
Tejun Heo's avatar
Tejun Heo committed
1166
	}
1167
	*class = ahci_dev_classify(ap);
Tejun Heo's avatar
Tejun Heo committed
1168 1169 1170 1171 1172

	DPRINTK("EXIT, class=%u\n", *class);
	return 0;

 fail:
Tejun Heo's avatar
Tejun Heo committed
1173
	ata_link_printk(link, KERN_ERR, "softreset failed (%s)\n", reason);
Tejun Heo's avatar
Tejun Heo committed
1174 1175 1176
	return rc;
}

Tejun Heo's avatar
Tejun Heo committed
1177
static int ahci_softreset(struct ata_link *link, unsigned int *class,
1178 1179
			  unsigned long deadline)
{
Tejun Heo's avatar
Tejun Heo committed
1180 1181 1182 1183 1184 1185
	int pmp = 0;

	if (link->ap->flags & ATA_FLAG_PMP)
		pmp = SATA_PMP_CTRL_PORT;

	return ahci_do_softreset(link, class, pmp, deadline);
1186 1187
}

Tejun Heo's avatar
Tejun Heo committed
1188
static int ahci_hardreset(struct ata_link *link, unsigned int *class,
1189
			  unsigned long deadline)
1190
{
Tejun Heo's avatar
Tejun Heo committed
1191
	struct ata_port *ap = link->ap;
1192 1193 1194
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
1195 1196 1197
	int rc;

	DPRINTK("ENTER\n");
Linus Torvalds's avatar
Linus Torvalds committed
1198

1199
	ahci_stop_engine(ap);
1200 1201

	/* clear D2H reception area to properly wait for D2H FIS */
Tejun Heo's avatar
Tejun Heo committed
1202
	ata_tf_init(link->device, &tf);
1203
	tf.command = 0x80;
1204
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);
1205

Tejun Heo's avatar
Tejun Heo committed
1206
	rc = sata_std_hardreset(link, class, deadline);
1207

1208
	ahci_start_engine(ap);
Linus Torvalds's avatar
Linus Torvalds committed
1209

Tejun Heo's avatar
Tejun Heo committed
1210
	if (rc == 0 && ata_link_online(link))
1211
		*class = ahci_dev_classify(ap);
Tejun Heo's avatar
Tejun Heo committed
1212
	if (rc != -EAGAIN && *class == ATA_DEV_UNKNOWN)
1213
		*class = ATA_DEV_NONE;
Linus Torvalds's avatar
Linus Torvalds committed
1214

1215 1216 1217 1218
	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);
	return rc;
}

Tejun Heo's avatar
Tejun Heo committed
1219
static int ahci_vt8251_hardreset(struct ata_link *link, unsigned int *class,
1220
				 unsigned long deadline)
1221
{
Tejun Heo's avatar
Tejun Heo committed
1222
	struct ata_port *ap = link->ap;
1223
	u32 serror;
1224 1225 1226 1227
	int rc;

	DPRINTK("ENTER\n");

1228
	ahci_stop_engine(ap);
1229

Tejun Heo's avatar
Tejun Heo committed
1230
	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
1231
				 deadline);
1232 1233

	/* vt8251 needs SError cleared for the port to operate */
1234 1235
	ahci_scr_read(ap, SCR_ERROR, &serror);
	ahci_scr_write(ap, SCR_ERROR, serror);
1236

1237
	ahci_start_engine(ap);
1238 1239 1240 1241 1242 1243 1244 1245 1246

	DPRINTK("EXIT, rc=%d, class=%u\n", rc, *class);

	/* vt8251 doesn't clear BSY on signature FIS reception,
	 * request follow-up softreset.
	 */
	return rc ?: -EAGAIN;
}

1247 1248 1249 1250 1251 1252 1253 1254 1255 1256 1257 1258 1259 1260 1261 1262 1263 1264 1265 1266 1267 1268 1269 1270 1271 1272 1273 1274 1275 1276 1277 1278 1279 1280 1281 1282 1283 1284 1285 1286 1287 1288 1289 1290 1291 1292 1293
static int ahci_p5wdh_hardreset(struct ata_link *link, unsigned int *class,
				unsigned long deadline)
{
	struct ata_port *ap = link->ap;
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;
	struct ata_taskfile tf;
	int rc;

	ahci_stop_engine(ap);

	/* clear D2H reception area to properly wait for D2H FIS */
	ata_tf_init(link->device, &tf);
	tf.command = 0x80;
	ata_tf_to_fis(&tf, 0, 0, d2h_fis);

	rc = sata_link_hardreset(link, sata_ehc_deb_timing(&link->eh_context),
				 deadline);

	ahci_start_engine(ap);

	if (rc || ata_link_offline(link))
		return rc;

	/* spec mandates ">= 2ms" before checking status */
	msleep(150);

	/* The pseudo configuration device on SIMG4726 attached to
	 * ASUS P5W-DH Deluxe doesn't send signature FIS after
	 * hardreset if no device is attached to the first downstream
	 * port && the pseudo device locks up on SRST w/ PMP==0.  To
	 * work around this, wait for !BSY only briefly.  If BSY isn't
	 * cleared, perform CLO and proceed to IDENTIFY (achieved by
	 * ATA_LFLAG_NO_SRST and ATA_LFLAG_ASSUME_ATA).
	 *
	 * Wait for two seconds.  Devices attached to downstream port
	 * which can't process the following IDENTIFY after this will
	 * have to be reset again.  For most cases, this should
	 * suffice while making probing snappish enough.
	 */
	rc = ata_wait_ready(ap, jiffies + 2 * HZ);
	if (rc)
		ahci_kick_engine(ap, 0);

	return 0;
}

Tejun Heo's avatar
Tejun Heo committed
1294
static void ahci_postreset(struct ata_link *link, unsigned int *class)
1295
{
Tejun Heo's avatar
Tejun Heo committed
1296
	struct ata_port *ap = link->ap;
1297
	void __iomem *port_mmio = ahci_port_base(ap);
1298 1299
	u32 new_tmp, tmp;

Tejun Heo's avatar
Tejun Heo committed
1300
	ata_std_postreset(link, class);
1301 1302 1303

	/* Make sure port's ATAPI bit is set appropriately */
	new_tmp = tmp = readl(port_mmio + PORT_CMD);
1304
	if (*class == ATA_DEV_ATAPI)
1305 1306 1307 1308 1309 1310 1311
		new_tmp |= PORT_CMD_ATAPI;
	else
		new_tmp &= ~PORT_CMD_ATAPI;
	if (new_tmp != tmp) {
		writel(new_tmp, port_mmio + PORT_CMD);
		readl(port_mmio + PORT_CMD); /* flush */
	}
Linus Torvalds's avatar
Linus Torvalds committed
1312 1313
}

Tejun Heo's avatar
Tejun Heo committed
1314 1315 1316 1317 1318 1319
static int ahci_pmp_softreset(struct ata_link *link, unsigned int *class,
			      unsigned long deadline)
{
	return ahci_do_softreset(link, class, link->pmp, deadline);
}

Linus Torvalds's avatar
Linus Torvalds committed
1320 1321
static u8 ahci_check_status(struct ata_port *ap)
{
Tejun Heo's avatar
Tejun Heo committed
1322
	void __iomem *mmio = ap->ioaddr.cmd_addr;
Linus Torvalds's avatar
Linus Torvalds committed
1323 1324 1325 1326 1327 1328 1329 1330 1331 1332 1333 1334

	return readl(mmio + PORT_TFDATA) & 0xFF;
}

static void ahci_tf_read(struct ata_port *ap, struct ata_taskfile *tf)
{
	struct ahci_port_priv *pp = ap->private_data;
	u8 *d2h_fis = pp->rx_fis + RX_FIS_D2H_REG;

	ata_tf_from_fis(d2h_fis, tf);
}

1335
static unsigned int ahci_fill_sg(struct ata_queued_cmd *qc, void *cmd_tbl)
Linus Torvalds's avatar
Linus Torvalds committed
1336
{
1337 1338
	struct scatterlist *sg;
	struct ahci_sg *ahci_sg;
1339
	unsigned int n_sg = 0;
Linus Torvalds's avatar
Linus Torvalds committed
1340 1341 1342 1343 1344 1345

	VPRINTK("ENTER\n");

	/*
	 * Next, the S/G list.
	 */
1346
	ahci_sg = cmd_tbl + AHCI_CMD_TBL_HDR_SZ;
1347 1348 1349 1350 1351 1352 1353
	ata_for_each_sg(sg, qc) {
		dma_addr_t addr = sg_dma_address(sg);
		u32 sg_len = sg_dma_len(sg);

		ahci_sg->addr = cpu_to_le32(addr & 0xffffffff);
		ahci_sg->addr_hi = cpu_to_le32((addr >> 16) >> 16);
		ahci_sg->flags_size = cpu_to_le32(sg_len - 1);
1354

1355
		ahci_sg++;
1356
		n_sg++;
Linus Torvalds's avatar
Linus Torvalds committed
1357
	}
1358 1359

	return n_sg;
Linus Torvalds's avatar
Linus Torvalds committed
1360 1361 1362 1363
}

static void ahci_qc_prep(struct ata_queued_cmd *qc)
{
1364 1365
	struct ata_port *ap = qc->ap;
	struct ahci_port_priv *pp = ap->private_data;
1366
	int is_atapi = is_atapi_taskfile(&qc->tf);
1367
	void *cmd_tbl;
Linus Torvalds's avatar
Linus Torvalds committed
1368 1369
	u32 opts;
	const u32 cmd_fis_len = 5; /* five dwords */
1370
	unsigned int n_elem;
Linus Torvalds's avatar
Linus Torvalds committed
1371 1372 1373 1374 1375

	/*
	 * Fill in command table information.  First, the header,
	 * a SATA Register - Host to Device command FIS.
	 */
1376 1377
	cmd_tbl = pp->cmd_tbl + qc->tag * AHCI_CMD_TBL_SZ;

Tejun Heo's avatar
Tejun Heo committed
1378
	ata_tf_to_fis(&qc->tf, qc->dev->link->pmp, 1, cmd_tbl);
1379
	if (is_atapi) {
1380 1381
		memset(cmd_tbl + AHCI_CMD_TBL_CDB, 0, 32);
		memcpy(cmd_tbl + AHCI_CMD_TBL_CDB, qc->cdb, qc->dev->cdb_len);
1382
	}
Linus Torvalds's avatar
Linus Torvalds committed
1383

1384 1385
	n_elem = 0;
	if (qc->flags & ATA_QCFLAG_DMAMAP)
1386
		n_elem = ahci_fill_sg(qc, cmd_tbl);
Linus Torvalds's avatar
Linus Torvalds committed
1387

1388 1389 1390
	/*
	 * Fill in command slot information.
	 */
Tejun Heo's avatar
Tejun Heo committed
1391
	opts = cmd_fis_len | n_elem << 16 | (qc->dev->link->pmp << 12);
1392 1393 1394
	if (qc->tf.flags & ATA_TFLAG_WRITE)
		opts |= AHCI_CMD_WRITE;
	if (is_atapi)
1395
		opts |= AHCI_CMD_ATAPI | AHCI_CMD_PREFETCH;
1396

1397
	ahci_fill_cmd_slot(pp, qc->tag, opts);
Linus Torvalds's avatar
Linus Torvalds committed
1398 1399
}

Tejun Heo's avatar
Tejun Heo committed
1400
static void ahci_error_intr(struct ata_port *ap, u32 irq_stat)
Linus Torvalds's avatar
Linus Torvalds committed
1401
{
1402
	struct ahci_host_priv *hpriv = ap->host->private_data;
Tejun Heo's avatar
Tejun Heo committed
1403
	struct ahci_port_priv *pp = ap->private_data;
Tejun Heo's avatar
Tejun Heo committed
1404 1405 1406 1407
	struct ata_eh_info *host_ehi = &ap->link.eh_info;
	struct ata_link *link = NULL;
	struct ata_queued_cmd *active_qc;
	struct ata_eh_info *active_ehi;
Tejun Heo's avatar
Tejun Heo committed
1408
	u32 serror;
Linus Torvalds's avatar
Linus Torvalds committed
1409

Tejun Heo's avatar
Tejun Heo committed
1410 1411 1412 1413 1414 1415 1416 1417 1418 1419 1420 1421 1422
	/* determine active link */
	ata_port_for_each_link(link, ap)
		if (ata_link_active(link))
			break;
	if (!link)
		link = &ap->link;

	active_qc = ata_qc_from_tag(ap, link->active_tag);
	active_ehi = &link->eh_info;

	/* record irq stat */
	ata_ehi_clear_desc(host_ehi);
	ata_ehi_push_desc(host_ehi, "irq_stat 0x%08x", irq_stat);
Linus Torvalds's avatar
Linus Torvalds committed
1423

Tejun Heo's avatar
Tejun Heo committed
1424
	/* AHCI needs SError cleared; otherwise, it might lock up */
1425
	ahci_scr_read(ap, SCR_ERROR, &serror);
Tejun Heo's avatar
Tejun Heo committed
1426
	ahci_scr_write(ap, SCR_ERROR, serror);
Tejun Heo's avatar
Tejun Heo committed
1427
	host_ehi->serror |= serror;
Tejun Heo's avatar
Tejun Heo committed
1428

1429
	/* some controllers set IRQ_IF_ERR on device errors, ignore it */
1430
	if (hpriv->flags & AHCI_HFLAG_IGN_IRQ_IF_ERR)
1431 1432
		irq_stat &= ~PORT_IRQ_IF_ERR;

1433
	if (irq_stat & PORT_IRQ_TF_ERR) {
Tejun Heo's avatar
Tejun Heo committed
1434 1435 1436 1437 1438 1439 1440 1441 1442
		/* If qc is active, charge it; otherwise, the active
		 * link.  There's no active qc on NCQ errors.  It will
		 * be determined by EH by reading log page 10h.
		 */
		if (active_qc)
			active_qc->err_mask |= AC_ERR_DEV;
		else
			active_ehi->err_mask |= AC_ERR_DEV;

1443
		if (hpriv->flags & AHCI_HFLAG_IGN_SERR_INTERNAL)
Tejun Heo's avatar
Tejun Heo committed
1444 1445 1446 1447 1448 1449 1450 1451 1452 1453 1454 1455 1456 1457 1458 1459 1460
			host_ehi->serror &= ~SERR_INTERNAL;
	}

	if (irq_stat & PORT_IRQ_UNK_FIS) {
		u32 *unk = (u32 *)(pp->rx_fis + RX_FIS_UNK);

		active_ehi->err_mask |= AC_ERR_HSM;
		active_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(active_ehi,
				  "unknown FIS %08x %08x %08x %08x" ,
				  unk[0], unk[1], unk[2], unk[3]);
	}

	if (ap->nr_pmp_links && (irq_stat & PORT_IRQ_BAD_PMP)) {
		active_ehi->err_mask |= AC_ERR_HSM;
		active_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(active_ehi, "incorrect PMP");
1461
	}
Tejun Heo's avatar
Tejun Heo committed
1462 1463

	if (irq_stat & (PORT_IRQ_HBUS_ERR | PORT_IRQ_HBUS_DATA_ERR)) {
Tejun Heo's avatar
Tejun Heo committed
1464 1465 1466
		host_ehi->err_mask |= AC_ERR_HOST_BUS;
		host_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(host_ehi, "host bus error");
Linus Torvalds's avatar
Linus Torvalds committed
1467 1468
	}

Tejun Heo's avatar
Tejun Heo committed
1469
	if (irq_stat & PORT_IRQ_IF_ERR) {
Tejun Heo's avatar
Tejun Heo committed
1470 1471 1472
		host_ehi->err_mask |= AC_ERR_ATA_BUS;
		host_ehi->action |= ATA_EH_SOFTRESET;
		ata_ehi_push_desc(host_ehi, "interface fatal error");
Tejun Heo's avatar
Tejun Heo committed
1473
	}
Linus Torvalds's avatar
Linus Torvalds committed
1474

Tejun Heo's avatar
Tejun Heo committed
1475
	if (irq_stat & (PORT_IRQ_CONNECT | PORT_IRQ_PHYRDY)) {
Tejun Heo's avatar
Tejun Heo committed
1476 1477 1478
		ata_ehi_hotplugged(host_ehi);
		ata_ehi_push_desc(host_ehi, "%s",
			irq_stat & PORT_IRQ_CONNECT ?
Tejun Heo's avatar
Tejun Heo committed
1479 1480 1481 1482
			"connection status changed" : "PHY RDY changed");
	}

	/* okay, let's hand over to EH */
1483

Tejun Heo's avatar
Tejun Heo committed
1484 1485 1486 1487
	if (irq_stat & PORT_IRQ_FREEZE)
		ata_port_freeze(ap);
	else
		ata_port_abort(ap);
Linus Torvalds's avatar
Linus Torvalds committed
1488 1489
}

1490
static void ahci_port_intr(struct ata_port *ap)
Linus Torvalds's avatar
Linus Torvalds committed
1491
{
1492
	void __iomem *port_mmio = ap->ioaddr.cmd_addr;
Tejun Heo's avatar
Tejun Heo committed
1493
	struct ata_eh_info *ehi = &ap->link.eh_info;
1494
	struct ahci_port_priv *pp = ap->private_data;
Tejun Heo's avatar
Tejun Heo committed
1495
	struct ahci_host_priv *hpriv = ap->host->private_data;
1496
	int resetting = !!(ap->pflags & ATA_PFLAG_RESETTING);
1497
	u32 status, qc_active;
1498
	int rc, known_irq = 0;
Linus Torvalds's avatar
Linus Torvalds committed
1499 1500 1501 1502

	status = readl(port_mmio + PORT_IRQ_STAT);
	writel(status, port_mmio + PORT_IRQ_STAT);

1503 1504 1505 1506
	/* ignore BAD_PMP while resetting */
	if (unlikely(resetting))
		status &= ~PORT_IRQ_BAD_PMP;

Tejun Heo's avatar
Tejun Heo committed
1507 1508 1509
	if (unlikely(status & PORT_IRQ_ERROR)) {
		ahci_error_intr(ap, status);
		return;
Linus Torvalds's avatar
Linus Torvalds committed
1510 1511
	}

1512
	if (status & PORT_IRQ_SDB_FIS) {
Tejun Heo's avatar
Tejun Heo committed
1513 1514 1515 1516 1517 1518 1519 1520
		/* If SNotification is available, leave notification
		 * handling to sata_async_notification().  If not,
		 * emulate it by snooping SDB FIS RX area.
		 *
		 * Snooping FIS RX area is probably cheaper than
		 * poking SNotification but some constrollers which
		 * implement SNotification, ICH9 for example, don't
		 * store AN SDB FIS into receive area.
1521
		 */
Tejun Heo's avatar
Tejun Heo committed
1522
		if (hpriv->cap & HOST_CAP_SNTF)
1523
			sata_async_notification(ap);
Tejun Heo's avatar
Tejun Heo committed
1524 1525 1526 1527 1528 1529 1530 1531 1532 1533 1534
		else {
			/* If the 'N' bit in word 0 of the FIS is set,
			 * we just received asynchronous notification.
			 * Tell libata about it.
			 */
			const __le32 *f = pp->rx_fis + RX_FIS_SDB;
			u32 f0 = le32_to_cpu(f[0]);

			if (f0 & (1 << 15))
				sata_async_notification(ap);
		}
1535 1536
	}

Tejun Heo's avatar
Tejun Heo committed
1537 1538
	/* pp->active_link is valid iff any command is in flight */
	if (ap->qc_active && pp->active_link->sactive)
1539 1540 1541 1542 1543
		qc_active = readl(port_mmio + PORT_SCR_ACT);
	else
		qc_active = readl(port_mmio + PORT_CMD_ISSUE);

	rc = ata_qc_complete_multiple(ap, qc_active, NULL);
1544 1545 1546 1547 1548 1549 1550

	/* If resetting, spurious or invalid completions are expected,
	 * return unconditionally.
	 */
	if (resetting)
		return;

1551 1552 1553 1554 1555 1556 1557
	if (rc > 0)
		return;
	if (rc < 0) {
		ehi->err_mask |= AC_ERR_HSM;
		ehi->action |= ATA_EH_SOFTRESET;
		ata_port_freeze(ap);
		return;
Linus Torvalds's avatar
Linus Torvalds committed
1558 1559
	}

1560
	/* hmmm... a spurious interrupt */
1561

1562 1563 1564
	/* if !NCQ, ignore.  No modern ATA device has broken HSM
	 * implementation for non-NCQ commands.
	 */
Tejun Heo's avatar
Tejun Heo committed
1565
	if (!ap->link.sactive)
1566 1567
		return;

1568 1569 1570 1571 1572 1573 1574 1575 1576 1577 1578 1579 1580 1581 1582 1583 1584 1585
	if (status & PORT_IRQ_D2H_REG_FIS) {
		if (!pp->ncq_saw_d2h)
			ata_port_printk(ap, KERN_INFO,
				"D2H reg with I during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_d2h = 1;
		known_irq = 1;
	}

	if (status & PORT_IRQ_DMAS_FIS) {
		if (!pp->ncq_saw_dmas)
			ata_port_printk(ap, KERN_INFO,
				"DMAS FIS during NCQ, "
				"this message won't be printed again\n");
		pp->ncq_saw_dmas = 1;
		known_irq = 1;
	}

1586
	if (status & PORT_IRQ_SDB_FIS) {
1587
		const __le32 *f = pp->rx_fis + RX_FIS_SDB;
1588

1589 1590 1591 1592 1593 1594 1595 1596 1597 1598 1599 1600 1601 1602 1603 1604 1605 1606 1607 1608 1609 1610 1611
		if (le32_to_cpu(f[1])) {
			/* SDB FIS containing spurious completions
			 * might be dangerous, whine and fail commands
			 * with HSM violation.  EH will turn off NCQ
			 * after several such failures.
			 */
			ata_ehi_push_desc(ehi,
				"spurious completions during NCQ "
				"issue=0x%x SAct=0x%x FIS=%08x:%08x",
				readl(port_mmio + PORT_CMD_ISSUE),
				readl(port_mmio + PORT_SCR_ACT),
				le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			ehi->err_mask |= AC_ERR_HSM;
			ehi->action |= ATA_EH_SOFTRESET;
			ata_port_freeze(ap);
		} else {
			if (!pp->ncq_saw_sdb)
				ata_port_printk(ap, KERN_INFO,
					"spurious SDB FIS %08x:%08x during NCQ, "
					"this message won't be printed again\n",
					le32_to_cpu(f[0]), le32_to_cpu(f[1]));
			pp->ncq_saw_sdb = 1;
		}
1612 1613
		known_irq = 1;
	}
1614

1615
	if (!known_irq)
Tejun Heo's avatar
Tejun Heo committed
1616
		ata_port_printk(ap, KERN_INFO, "spurious interrupt "
1617
				"(irq_stat 0x%x active_tag 0x%x sactive 0x%x)\n",
Tejun Heo's avatar
Tejun Heo committed
1618
				status, ap->link.active_tag, ap->link.sactive);
Linus Torvalds's avatar
Linus Torvalds committed
1619 1620 1621 1622 1623 1624 1625
}

static void ahci_irq_clear(struct ata_port *ap)
{
	/* TODO */
}

1626
static irqreturn_t ahci_interrupt(int irq, void *dev_instance)
Linus Torvalds's avatar
Linus Torvalds committed
1627
{
Jeff Garzik's avatar
Jeff Garzik committed
1628
	struct ata_host *host = dev_instance;
Linus Torvalds's avatar
Linus Torvalds committed
1629 1630
	struct ahci_host_priv *hpriv;
	unsigned int i, handled = 0;
1631
	void __iomem *mmio;
Linus Torvalds's avatar
Linus Torvalds committed
1632 1633 1634 1635
	u32 irq_stat, irq_ack = 0;

	VPRINTK("ENTER\n");

Jeff Garzik's avatar
Jeff Garzik committed
1636
	hpriv = host->private_data;
Tejun Heo's avatar
Tejun Heo committed
1637
	mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds's avatar
Linus Torvalds committed
1638 1639 1640 1641 1642 1643 1644

	/* sigh.  0xffffffff is a valid return from h/w */
	irq_stat = readl(mmio + HOST_IRQ_STAT);
	irq_stat &= hpriv->port_map;
	if (!irq_stat)
		return IRQ_NONE;

1645
	spin_lock(&host->lock);
Linus Torvalds's avatar
Linus Torvalds committed
1646

1647
	for (i = 0; i < host->n_ports; i++) {
Linus Torvalds's avatar
Linus Torvalds committed
1648 1649
		struct ata_port *ap;

1650 1651 1652
		if (!(irq_stat & (1 << i)))
			continue;

Jeff Garzik's avatar
Jeff Garzik committed
1653
		ap = host->ports[i];
1654
		if (ap) {
1655
			ahci_port_intr(ap);
1656 1657 1658
			VPRINTK("port %u\n", i);
		} else {
			VPRINTK("port %u (no irq)\n", i);
1659
			if (ata_ratelimit())
Jeff Garzik's avatar
Jeff Garzik committed
1660
				dev_printk(KERN_WARNING, host->dev,
1661
					"interrupt on disabled port %u\n", i);
Linus Torvalds's avatar
Linus Torvalds committed
1662
		}
1663 1664

		irq_ack |= (1 << i);
Linus Torvalds's avatar
Linus Torvalds committed
1665 1666 1667 1668 1669 1670 1671
	}

	if (irq_ack) {
		writel(irq_ack, mmio + HOST_IRQ_STAT);
		handled = 1;
	}

Jeff Garzik's avatar
Jeff Garzik committed
1672
	spin_unlock(&host->lock);
Linus Torvalds's avatar
Linus Torvalds committed
1673 1674 1675 1676 1677 1678

	VPRINTK("EXIT\n");

	return IRQ_RETVAL(handled);
}

1679
static unsigned int ahci_qc_issue(struct ata_queued_cmd *qc)
Linus Torvalds's avatar
Linus Torvalds committed
1680 1681
{
	struct ata_port *ap = qc->ap;
1682
	void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo's avatar
Tejun Heo committed
1683 1684 1685 1686 1687 1688 1689
	struct ahci_port_priv *pp = ap->private_data;

	/* Keep track of the currently active link.  It will be used
	 * in completion path to determine whether NCQ phase is in
	 * progress.
	 */
	pp->active_link = qc->dev->link;
Linus Torvalds's avatar
Linus Torvalds committed
1690

1691 1692 1693
	if (qc->tf.protocol == ATA_PROT_NCQ)
		writel(1 << qc->tag, port_mmio + PORT_SCR_ACT);
	writel(1 << qc->tag, port_mmio + PORT_CMD_ISSUE);
Linus Torvalds's avatar
Linus Torvalds committed
1694 1695 1696 1697 1698
	readl(port_mmio + PORT_CMD_ISSUE);	/* flush */

	return 0;
}

Tejun Heo's avatar
Tejun Heo committed
1699 1700
static void ahci_freeze(struct ata_port *ap)
{
1701
	void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo's avatar
Tejun Heo committed
1702 1703 1704 1705 1706 1707 1708

	/* turn IRQ off */
	writel(0, port_mmio + PORT_IRQ_MASK);
}

static void ahci_thaw(struct ata_port *ap)
{
Tejun Heo's avatar
Tejun Heo committed
1709
	void __iomem *mmio = ap->host->iomap[AHCI_PCI_BAR];
1710
	void __iomem *port_mmio = ahci_port_base(ap);
Tejun Heo's avatar
Tejun Heo committed
1711
	u32 tmp;
1712
	struct ahci_port_priv *pp = ap->private_data;
Tejun Heo's avatar
Tejun Heo committed
1713 1714 1715 1716

	/* clear IRQ */
	tmp = readl(port_mmio + PORT_IRQ_STAT);
	writel(tmp, port_mmio + PORT_IRQ_STAT);
1717
	writel(1 << ap->port_no, mmio + HOST_IRQ_STAT);
Tejun Heo's avatar
Tejun Heo committed
1718

1719 1720
	/* turn IRQ back on */
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo's avatar
Tejun Heo committed
1721 1722 1723 1724
}

static void ahci_error_handler(struct ata_port *ap)
{
1725
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
Tejun Heo's avatar
Tejun Heo committed
1726
		/* restart engine */
1727 1728
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
Tejun Heo's avatar
Tejun Heo committed
1729 1730 1731
	}

	/* perform recovery */
Tejun Heo's avatar
Tejun Heo committed
1732 1733 1734 1735
	sata_pmp_do_eh(ap, ata_std_prereset, ahci_softreset,
		       ahci_hardreset, ahci_postreset,
		       sata_pmp_std_prereset, ahci_pmp_softreset,
		       sata_pmp_std_hardreset, sata_pmp_std_postreset);
Tejun Heo's avatar
Tejun Heo committed
1736 1737
}

1738 1739 1740 1741
static void ahci_vt8251_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
1742 1743
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
1744 1745 1746 1747 1748 1749 1750
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_vt8251_hardreset,
		  ahci_postreset);
}

1751 1752 1753 1754 1755 1756 1757 1758 1759 1760 1761 1762 1763
static void ahci_p5wdh_error_handler(struct ata_port *ap)
{
	if (!(ap->pflags & ATA_PFLAG_FROZEN)) {
		/* restart engine */
		ahci_stop_engine(ap);
		ahci_start_engine(ap);
	}

	/* perform recovery */
	ata_do_eh(ap, ata_std_prereset, ahci_softreset, ahci_p5wdh_hardreset,
		  ahci_postreset);
}

Tejun Heo's avatar
Tejun Heo committed
1764 1765 1766 1767
static void ahci_post_internal_cmd(struct ata_queued_cmd *qc)
{
	struct ata_port *ap = qc->ap;

1768 1769 1770
	/* make DMA engine forget about the failed command */
	if (qc->flags & ATA_QCFLAG_FAILED)
		ahci_kick_engine(ap, 1);
Tejun Heo's avatar
Tejun Heo committed
1771 1772
}

Tejun Heo's avatar
Tejun Heo committed
1773 1774 1775
static void ahci_pmp_attach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
1776
	struct ahci_port_priv *pp = ap->private_data;
Tejun Heo's avatar
Tejun Heo committed
1777 1778 1779 1780 1781
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd |= PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
1782 1783 1784

	pp->intr_mask |= PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo's avatar
Tejun Heo committed
1785 1786 1787 1788 1789
}

static void ahci_pmp_detach(struct ata_port *ap)
{
	void __iomem *port_mmio = ahci_port_base(ap);
1790
	struct ahci_port_priv *pp = ap->private_data;
Tejun Heo's avatar
Tejun Heo committed
1791 1792 1793 1794 1795
	u32 cmd;

	cmd = readl(port_mmio + PORT_CMD);
	cmd &= ~PORT_CMD_PMP;
	writel(cmd, port_mmio + PORT_CMD);
1796 1797 1798

	pp->intr_mask &= ~PORT_IRQ_BAD_PMP;
	writel(pp->intr_mask, port_mmio + PORT_IRQ_MASK);
Tejun Heo's avatar
Tejun Heo committed
1799 1800
}

1801 1802 1803 1804 1805
static int ahci_port_resume(struct ata_port *ap)
{
	ahci_power_up(ap);
	ahci_start_port(ap);

Tejun Heo's avatar
Tejun Heo committed
1806 1807 1808 1809 1810
	if (ap->nr_pmp_links)
		ahci_pmp_attach(ap);
	else
		ahci_pmp_detach(ap);

1811 1812 1813
	return 0;
}

1814
#ifdef CONFIG_PM
1815 1816 1817 1818 1819
static int ahci_port_suspend(struct ata_port *ap, pm_message_t mesg)
{
	const char *emsg = NULL;
	int rc;

1820
	rc = ahci_deinit_port(ap, &emsg);
1821
	if (rc == 0)
1822
		ahci_power_down(ap);
1823
	else {
1824
		ata_port_printk(ap, KERN_ERR, "%s (%d)\n", emsg, rc);
1825
		ahci_start_port(ap);
1826 1827 1828 1829 1830 1831 1832
	}

	return rc;
}

static int ahci_pci_device_suspend(struct pci_dev *pdev, pm_message_t mesg)
{
Jeff Garzik's avatar
Jeff Garzik committed
1833
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
Tejun Heo's avatar
Tejun Heo committed
1834
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
1835 1836 1837 1838 1839 1840 1841 1842 1843 1844 1845 1846 1847 1848 1849 1850 1851 1852
	u32 ctl;

	if (mesg.event == PM_EVENT_SUSPEND) {
		/* AHCI spec rev1.1 section 8.3.3:
		 * Software must disable interrupts prior to requesting a
		 * transition of the HBA to D3 state.
		 */
		ctl = readl(mmio + HOST_CTL);
		ctl &= ~HOST_IRQ_EN;
		writel(ctl, mmio + HOST_CTL);
		readl(mmio + HOST_CTL); /* flush */
	}

	return ata_pci_device_suspend(pdev, mesg);
}

static int ahci_pci_device_resume(struct pci_dev *pdev)
{
Jeff Garzik's avatar
Jeff Garzik committed
1853
	struct ata_host *host = dev_get_drvdata(&pdev->dev);
1854 1855
	int rc;

1856 1857 1858
	rc = ata_pci_device_do_resume(pdev);
	if (rc)
		return rc;
1859 1860

	if (pdev->dev.power.power_state.event == PM_EVENT_SUSPEND) {
1861
		rc = ahci_reset_controller(host);
1862 1863 1864
		if (rc)
			return rc;

1865
		ahci_init_controller(host);
1866 1867
	}

Jeff Garzik's avatar
Jeff Garzik committed
1868
	ata_host_resume(host);
1869 1870 1871

	return 0;
}
1872
#endif
1873

1874 1875
static int ahci_port_start(struct ata_port *ap)
{
Jeff Garzik's avatar
Jeff Garzik committed
1876
	struct device *dev = ap->host->dev;
1877 1878 1879 1880 1881
	struct ahci_port_priv *pp;
	void *mem;
	dma_addr_t mem_dma;
	int rc;

1882
	pp = devm_kzalloc(dev, sizeof(*pp), GFP_KERNEL);
1883 1884 1885 1886
	if (!pp)
		return -ENOMEM;

	rc = ata_pad_alloc(ap, dev);
1887
	if (rc)
1888 1889
		return rc;

1890 1891 1892
	mem = dmam_alloc_coherent(dev, AHCI_PORT_PRIV_DMA_SZ, &mem_dma,
				  GFP_KERNEL);
	if (!mem)
1893 1894 1895 1896 1897 1898 1899 1900 1901 1902 1903 1904 1905 1906 1907 1908 1909 1910 1911 1912 1913 1914 1915 1916 1917 1918 1919 1920 1921
		return -ENOMEM;
	memset(mem, 0, AHCI_PORT_PRIV_DMA_SZ);

	/*
	 * First item in chunk of DMA memory: 32-slot command table,
	 * 32 bytes each in size
	 */
	pp->cmd_slot = mem;
	pp->cmd_slot_dma = mem_dma;

	mem += AHCI_CMD_SLOT_SZ;
	mem_dma += AHCI_CMD_SLOT_SZ;

	/*
	 * Second item: Received-FIS area
	 */
	pp->rx_fis = mem;
	pp->rx_fis_dma = mem_dma;

	mem += AHCI_RX_FIS_SZ;
	mem_dma += AHCI_RX_FIS_SZ;

	/*
	 * Third item: data area for storing a single command
	 * and its scatter-gather table
	 */
	pp->cmd_tbl = mem;
	pp->cmd_tbl_dma = mem_dma;

1922
	/*
1923 1924 1925
	 * Save off initial list of interrupts to be enabled.
	 * This could be changed later
	 */
1926 1927
	pp->intr_mask = DEF_PORT_IRQ;

1928 1929
	ap->private_data = pp;

1930 1931
	/* engage engines, captain */
	return ahci_port_resume(ap);
1932 1933 1934 1935
}

static void ahci_port_stop(struct ata_port *ap)
{
1936 1937
	const char *emsg = NULL;
	int rc;
1938

1939
	/* de-initialize port */
1940
	rc = ahci_deinit_port(ap, &emsg);
1941 1942
	if (rc)
		ata_port_printk(ap, KERN_WARNING, "%s (%d)\n", emsg, rc);
1943 1944
}

1945
static int ahci_configure_dma_masks(struct pci_dev *pdev, int using_dac)
Linus Torvalds's avatar
Linus Torvalds committed
1946 1947 1948 1949 1950 1951 1952 1953 1954
{
	int rc;

	if (using_dac &&
	    !pci_set_dma_mask(pdev, DMA_64BIT_MASK)) {
		rc = pci_set_consistent_dma_mask(pdev, DMA_64BIT_MASK);
		if (rc) {
			rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
			if (rc) {
1955 1956
				dev_printk(KERN_ERR, &pdev->dev,
					   "64-bit DMA enable failed\n");
Linus Torvalds's avatar
Linus Torvalds committed
1957 1958 1959 1960 1961 1962
				return rc;
			}
		}
	} else {
		rc = pci_set_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1963 1964
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit DMA enable failed\n");
Linus Torvalds's avatar
Linus Torvalds committed
1965 1966 1967 1968
			return rc;
		}
		rc = pci_set_consistent_dma_mask(pdev, DMA_32BIT_MASK);
		if (rc) {
1969 1970
			dev_printk(KERN_ERR, &pdev->dev,
				   "32-bit consistent DMA enable failed\n");
Linus Torvalds's avatar
Linus Torvalds committed
1971 1972 1973 1974 1975 1976
			return rc;
		}
	}
	return 0;
}

1977
static void ahci_print_info(struct ata_host *host)
Linus Torvalds's avatar
Linus Torvalds committed
1978
{
1979 1980 1981
	struct ahci_host_priv *hpriv = host->private_data;
	struct pci_dev *pdev = to_pci_dev(host->dev);
	void __iomem *mmio = host->iomap[AHCI_PCI_BAR];
Linus Torvalds's avatar
Linus Torvalds committed
1982 1983 1984 1985 1986 1987 1988 1989 1990 1991 1992 1993 1994 1995 1996 1997 1998 1999
	u32 vers, cap, impl, speed;
	const char *speed_s;
	u16 cc;
	const char *scc_s;

	vers = readl(mmio + HOST_VERSION);
	cap = hpriv->cap;
	impl = hpriv->port_map;

	speed = (cap >> 20) & 0xf;
	if (speed == 1)
		speed_s = "1.5";
	else if (speed == 2)
		speed_s = "3";
	else
		speed_s = "?";

	pci_read_config_word(pdev, 0x0a, &cc);
2000
	if (cc == PCI_CLASS_STORAGE_IDE)
Linus Torvalds's avatar
Linus Torvalds committed
2001
		scc_s = "IDE";
2002
	else if (cc == PCI_CLASS_STORAGE_SATA)
Linus Torvalds's avatar
Linus Torvalds committed
2003
		scc_s = "SATA";
2004
	else if (cc == PCI_CLASS_STORAGE_RAID)
Linus Torvalds's avatar
Linus Torvalds committed
2005 2006 2007 2008
		scc_s = "RAID";
	else
		scc_s = "unknown";

2009 2010
	dev_printk(KERN_INFO, &pdev->dev,
		"AHCI %02x%02x.%02x%02x "
Linus Torvalds's avatar
Linus Torvalds committed
2011
		"%u slots %u ports %s Gbps 0x%x impl %s mode\n"
2012
		,
Linus Torvalds's avatar
Linus Torvalds committed
2013

2014 2015 2016 2017
		(vers >> 24) & 0xff,
		(vers >> 16) & 0xff,
		(vers >> 8) & 0xff,
		vers & 0xff,
Linus Torvalds's avatar
Linus Torvalds committed
2018 2019 2020 2021 2022 2023 2024

		((cap >> 8) & 0x1f) + 1,
		(cap & 0x1f) + 1,
		speed_s,
		impl,
		scc_s);

2025 2026
	dev_printk(KERN_INFO, &pdev->dev,
		"flags: "
2027 2028
		"%s%s%s%s%s%s%s"
		"%s%s%s%s%s%s%s\n"
2029
		,
Linus Torvalds's avatar
Linus Torvalds committed
2030 2031 2032

		cap & (1 << 31) ? "64bit " : "",
		cap & (1 << 30) ? "ncq " : "",
2033
		cap & (1 << 29) ? "sntf " : "",
Linus Torvalds's avatar
Linus Torvalds committed
2034 2035 2036 2037 2038 2039 2040 2041 2042 2043 2044 2045 2046 2047 2048
		cap & (1 << 28) ? "ilck " : "",
		cap & (1 << 27) ? "stag " : "",
		cap & (1 << 26) ? "pm " : "",
		cap & (1 << 25) ? "led " : "",

		cap & (1 << 24) ? "clo " : "",
		cap & (1 << 19) ? "nz " : "",
		cap & (1 << 18) ? "only " : "",
		cap & (1 << 17) ? "pmp " : "",
		cap & (1 << 15) ? "pio " : "",
		cap & (1 << 14) ? "slum " : "",
		cap & (1 << 13) ? "part " : ""
		);
}

2049 2050 2051 2052 2053 2054 2055 2056 2057 2058 2059 2060 2061 2062 2063 2064 2065 2066 2067 2068 2069 2070 2071 2072 2073 2074 2075 2076 2077 2078 2079 2080 2081 2082 2083 2084 2085 2086 2087 2088 2089 2090 2091 2092 2093
/* On ASUS P5W DH Deluxe, the second port of PCI device 00:1f.2 is
 * hardwired to on-board SIMG 4726.  The chipset is ICH8 and doesn't
 * support PMP and the 4726 either directly exports the device
 * attached to the first downstream port or acts as a hardware storage
 * controller and emulate a single ATA device (can be RAID 0/1 or some
 * other configuration).
 *
 * When there's no device attached to the first downstream port of the
 * 4726, "Config Disk" appears, which is a pseudo ATA device to
 * configure the 4726.  However, ATA emulation of the device is very
 * lame.  It doesn't send signature D2H Reg FIS after the initial
 * hardreset, pukes on SRST w/ PMP==0 and has bunch of other issues.
 *
 * The following function works around the problem by always using
 * hardreset on the port and not depending on receiving signature FIS
 * afterward.  If signature FIS isn't received soon, ATA class is
 * assumed without follow-up softreset.
 */
static void ahci_p5wdh_workaround(struct ata_host *host)
{
	static struct dmi_system_id sysids[] = {
		{
			.ident = "P5W DH Deluxe",
			.matches = {
				DMI_MATCH(DMI_SYS_VENDOR,
					  "ASUSTEK COMPUTER INC"),
				DMI_MATCH(DMI_PRODUCT_NAME, "P5W DH Deluxe"),
			},
		},
		{ }
	};
	struct pci_dev *pdev = to_pci_dev(host->dev);

	if (pdev->bus->number == 0 && pdev->devfn == PCI_DEVFN(0x1f, 2) &&
	    dmi_check_system(sysids)) {
		struct ata_port *ap = host->ports[1];

		dev_printk(KERN_INFO, &pdev->dev, "enabling ASUS P5W DH "
			   "Deluxe on-board SIMG4726 workaround\n");

		ap->ops = &ahci_p5wdh_ops;
		ap->link.flags |= ATA_LFLAG_NO_SRST | ATA_LFLAG_ASSUME_ATA;
	}
}

2094
static int ahci_init_one(struct pci_dev *pdev, const struct pci_device_id *ent)
Linus Torvalds's avatar
Linus Torvalds committed
2095 2096
{
	static int printed_version;
2097 2098
	struct ata_port_info pi = ahci_port_info[ent->driver_data];
	const struct ata_port_info *ppi[] = { &pi, NULL };
2099
	struct device *dev = &pdev->dev;
Linus Torvalds's avatar
Linus Torvalds committed
2100
	struct ahci_host_priv *hpriv;
2101 2102
	struct ata_host *host;
	int i, rc;
Linus Torvalds's avatar
Linus Torvalds committed
2103 2104 2105

	VPRINTK("ENTER\n");

2106 2107
	WARN_ON(ATA_MAX_QUEUE > AHCI_MAX_CMDS);

Linus Torvalds's avatar
Linus Torvalds committed
2108
	if (!printed_version++)
2109
		dev_printk(KERN_DEBUG, &pdev->dev, "version " DRV_VERSION "\n");
Linus Torvalds's avatar
Linus Torvalds committed
2110

2111
	/* acquire resources */
2112
	rc = pcim_enable_device(pdev);
Linus Torvalds's avatar
Linus Torvalds committed
2113 2114 2115
	if (rc)
		return rc;

Tejun Heo's avatar
Tejun Heo committed
2116 2117
	rc = pcim_iomap_regions(pdev, 1 << AHCI_PCI_BAR, DRV_NAME);
	if (rc == -EBUSY)
2118
		pcim_pin_device(pdev);
Tejun Heo's avatar
Tejun Heo committed
2119
	if (rc)
2120
		return rc;
Linus Torvalds's avatar
Linus Torvalds committed
2121

2122 2123 2124
	hpriv = devm_kzalloc(dev, sizeof(*hpriv), GFP_KERNEL);
	if (!hpriv)
		return -ENOMEM;
2125 2126 2127 2128
	hpriv->flags |= (unsigned long)pi.private_data;

	if ((hpriv->flags & AHCI_HFLAG_NO_MSI) || pci_enable_msi(pdev))
		pci_intx(pdev, 1);
Linus Torvalds's avatar
Linus Torvalds committed
2129

2130
	/* save initial config */
2131
	ahci_save_initial_config(pdev, hpriv);
Linus Torvalds's avatar
Linus Torvalds committed
2132

2133
	/* prepare host */
2134
	if (hpriv->cap & HOST_CAP_NCQ)
2135
		pi.flags |= ATA_FLAG_NCQ;
Linus Torvalds's avatar
Linus Torvalds committed
2136

Tejun Heo's avatar
Tejun Heo committed
2137 2138 2139
	if (hpriv->cap & HOST_CAP_PMP)
		pi.flags |= ATA_FLAG_PMP;

2140 2141 2142 2143 2144 2145 2146
	host = ata_host_alloc_pinfo(&pdev->dev, ppi, fls(hpriv->port_map));
	if (!host)
		return -ENOMEM;
	host->iomap = pcim_iomap_table(pdev);
	host->private_data = hpriv;

	for (i = 0; i < host->n_ports; i++) {
2147 2148
		struct ata_port *ap = host->ports[i];
		void __iomem *port_mmio = ahci_port_base(ap);
2149

2150 2151 2152 2153
		ata_port_pbar_desc(ap, AHCI_PCI_BAR, -1, "abar");
		ata_port_pbar_desc(ap, AHCI_PCI_BAR,
				   0x100 + ap->port_no * 0x80, "port");

2154
		/* standard SATA port setup */
2155
		if (hpriv->port_map & (1 << i))
2156
			ap->ioaddr.cmd_addr = port_mmio;
2157 2158 2159 2160

		/* disabled/not-implemented port */
		else
			ap->ops = &ata_dummy_port_ops;
2161
	}
2162

2163 2164 2165
	/* apply workaround for ASUS P5W DH Deluxe mainboard */
	ahci_p5wdh_workaround(host);

2166 2167
	/* initialize adapter */
	rc = ahci_configure_dma_masks(pdev, hpriv->cap & HOST_CAP_64);
Linus Torvalds's avatar
Linus Torvalds committed
2168
	if (rc)
2169
		return rc;
Linus Torvalds's avatar
Linus Torvalds committed
2170

2171 2172 2173
	rc = ahci_reset_controller(host);
	if (rc)
		return rc;
Linus Torvalds's avatar
Linus Torvalds committed
2174

2175 2176
	ahci_init_controller(host);
	ahci_print_info(host);
Linus Torvalds's avatar
Linus Torvalds committed
2177

2178 2179 2180
	pci_set_master(pdev);
	return ata_host_activate(host, pdev->irq, ahci_interrupt, IRQF_SHARED,
				 &ahci_sht);
2181
}
Linus Torvalds's avatar
Linus Torvalds committed
2182 2183 2184

static int __init ahci_init(void)
{
2185
	return pci_register_driver(&ahci_pci_driver);
Linus Torvalds's avatar
Linus Torvalds committed
2186 2187 2188 2189 2190 2191 2192 2193 2194 2195 2196 2197
}

static void __exit ahci_exit(void)
{
	pci_unregister_driver(&ahci_pci_driver);
}


MODULE_AUTHOR("Jeff Garzik");
MODULE_DESCRIPTION("AHCI SATA low-level driver");
MODULE_LICENSE("GPL");
MODULE_DEVICE_TABLE(pci, ahci_pci_tbl);
2198
MODULE_VERSION(DRV_VERSION);
Linus Torvalds's avatar
Linus Torvalds committed
2199 2200 2201

module_init(ahci_init);
module_exit(ahci_exit);