Commit a2d32bcb authored by Andi Kleen's avatar Andi Kleen Committed by H. Peter Anvin

x86: mce: macros to compute banks MSRs

Instead of open coded calculations for bank MSRs hide the indexing of higher
banks MCE register MSRs in new macros.

No semantic changes.
Signed-off-by: default avatarAndi Kleen <ak@linux.intel.com>
Signed-off-by: default avatarH. Peter Anvin <hpa@zytor.com>
parent cebe1820
...@@ -81,8 +81,15 @@ ...@@ -81,8 +81,15 @@
#define MSR_IA32_MC0_ADDR 0x00000402 #define MSR_IA32_MC0_ADDR 0x00000402
#define MSR_IA32_MC0_MISC 0x00000403 #define MSR_IA32_MC0_MISC 0x00000403
#define MSR_IA32_MCx_CTL(x) (MSR_IA32_MC0_CTL + 4*(x))
#define MSR_IA32_MCx_STATUS(x) (MSR_IA32_MC0_STATUS + 4*(x))
#define MSR_IA32_MCx_ADDR(x) (MSR_IA32_MC0_ADDR + 4*(x))
#define MSR_IA32_MCx_MISC(x) (MSR_IA32_MC0_MISC + 4*(x))
/* These are consecutive and not in the normal 4er MCE bank block */ /* These are consecutive and not in the normal 4er MCE bank block */
#define MSR_IA32_MC0_CTL2 0x00000280 #define MSR_IA32_MC0_CTL2 0x00000280
#define MSR_IA32_MCx_CTL2(x) (MSR_IA32_MC0_CTL2 + (x))
#define CMCI_EN (1ULL << 30) #define CMCI_EN (1ULL << 30)
#define CMCI_THRESHOLD_MASK 0xffffULL #define CMCI_THRESHOLD_MASK 0xffffULL
......
...@@ -267,11 +267,11 @@ static int msr_to_offset(u32 msr) ...@@ -267,11 +267,11 @@ static int msr_to_offset(u32 msr)
unsigned bank = __get_cpu_var(injectm.bank); unsigned bank = __get_cpu_var(injectm.bank);
if (msr == rip_msr) if (msr == rip_msr)
return offsetof(struct mce, ip); return offsetof(struct mce, ip);
if (msr == MSR_IA32_MC0_STATUS + bank*4) if (msr == MSR_IA32_MCx_STATUS(bank))
return offsetof(struct mce, status); return offsetof(struct mce, status);
if (msr == MSR_IA32_MC0_ADDR + bank*4) if (msr == MSR_IA32_MCx_ADDR(bank))
return offsetof(struct mce, addr); return offsetof(struct mce, addr);
if (msr == MSR_IA32_MC0_MISC + bank*4) if (msr == MSR_IA32_MCx_MISC(bank))
return offsetof(struct mce, misc); return offsetof(struct mce, misc);
if (msr == MSR_IA32_MCG_STATUS) if (msr == MSR_IA32_MCG_STATUS)
return offsetof(struct mce, mcgstatus); return offsetof(struct mce, mcgstatus);
...@@ -485,7 +485,7 @@ void machine_check_poll(enum mcp_flags flags, mce_banks_t *b) ...@@ -485,7 +485,7 @@ void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
m.tsc = 0; m.tsc = 0;
barrier(); barrier();
m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4); m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
if (!(m.status & MCI_STATUS_VAL)) if (!(m.status & MCI_STATUS_VAL))
continue; continue;
...@@ -500,9 +500,9 @@ void machine_check_poll(enum mcp_flags flags, mce_banks_t *b) ...@@ -500,9 +500,9 @@ void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
continue; continue;
if (m.status & MCI_STATUS_MISCV) if (m.status & MCI_STATUS_MISCV)
m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4); m.misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
if (m.status & MCI_STATUS_ADDRV) if (m.status & MCI_STATUS_ADDRV)
m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4); m.addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));
if (!(flags & MCP_TIMESTAMP)) if (!(flags & MCP_TIMESTAMP))
m.tsc = 0; m.tsc = 0;
...@@ -518,7 +518,7 @@ void machine_check_poll(enum mcp_flags flags, mce_banks_t *b) ...@@ -518,7 +518,7 @@ void machine_check_poll(enum mcp_flags flags, mce_banks_t *b)
/* /*
* Clear state for this bank. * Clear state for this bank.
*/ */
mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0); mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
} }
/* /*
...@@ -539,7 +539,7 @@ static int mce_no_way_out(struct mce *m, char **msg) ...@@ -539,7 +539,7 @@ static int mce_no_way_out(struct mce *m, char **msg)
int i; int i;
for (i = 0; i < banks; i++) { for (i = 0; i < banks; i++) {
m->status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4); m->status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY) if (mce_severity(m, tolerant, msg) >= MCE_PANIC_SEVERITY)
return 1; return 1;
} }
...@@ -823,7 +823,7 @@ static void mce_clear_state(unsigned long *toclear) ...@@ -823,7 +823,7 @@ static void mce_clear_state(unsigned long *toclear)
for (i = 0; i < banks; i++) { for (i = 0; i < banks; i++) {
if (test_bit(i, toclear)) if (test_bit(i, toclear))
mce_wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0); mce_wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
} }
} }
...@@ -904,7 +904,7 @@ void do_machine_check(struct pt_regs *regs, long error_code) ...@@ -904,7 +904,7 @@ void do_machine_check(struct pt_regs *regs, long error_code)
m.addr = 0; m.addr = 0;
m.bank = i; m.bank = i;
m.status = mce_rdmsrl(MSR_IA32_MC0_STATUS + i*4); m.status = mce_rdmsrl(MSR_IA32_MCx_STATUS(i));
if ((m.status & MCI_STATUS_VAL) == 0) if ((m.status & MCI_STATUS_VAL) == 0)
continue; continue;
...@@ -945,9 +945,9 @@ void do_machine_check(struct pt_regs *regs, long error_code) ...@@ -945,9 +945,9 @@ void do_machine_check(struct pt_regs *regs, long error_code)
kill_it = 1; kill_it = 1;
if (m.status & MCI_STATUS_MISCV) if (m.status & MCI_STATUS_MISCV)
m.misc = mce_rdmsrl(MSR_IA32_MC0_MISC + i*4); m.misc = mce_rdmsrl(MSR_IA32_MCx_MISC(i));
if (m.status & MCI_STATUS_ADDRV) if (m.status & MCI_STATUS_ADDRV)
m.addr = mce_rdmsrl(MSR_IA32_MC0_ADDR + i*4); m.addr = mce_rdmsrl(MSR_IA32_MCx_ADDR(i));
/* /*
* Action optional error. Queue address for later processing. * Action optional error. Queue address for later processing.
...@@ -1216,8 +1216,8 @@ static void mce_init(void) ...@@ -1216,8 +1216,8 @@ static void mce_init(void)
struct mce_bank *b = &mce_banks[i]; struct mce_bank *b = &mce_banks[i];
if (!b->init) if (!b->init)
continue; continue;
wrmsrl(MSR_IA32_MC0_CTL+4*i, b->ctl); wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
wrmsrl(MSR_IA32_MC0_STATUS+4*i, 0); wrmsrl(MSR_IA32_MCx_STATUS(i), 0);
} }
} }
...@@ -1589,7 +1589,7 @@ static int mce_disable(void) ...@@ -1589,7 +1589,7 @@ static int mce_disable(void)
for (i = 0; i < banks; i++) { for (i = 0; i < banks; i++) {
struct mce_bank *b = &mce_banks[i]; struct mce_bank *b = &mce_banks[i];
if (b->init) if (b->init)
wrmsrl(MSR_IA32_MC0_CTL + i*4, 0); wrmsrl(MSR_IA32_MCx_CTL(i), 0);
} }
return 0; return 0;
} }
...@@ -1876,7 +1876,7 @@ static void mce_disable_cpu(void *h) ...@@ -1876,7 +1876,7 @@ static void mce_disable_cpu(void *h)
for (i = 0; i < banks; i++) { for (i = 0; i < banks; i++) {
struct mce_bank *b = &mce_banks[i]; struct mce_bank *b = &mce_banks[i];
if (b->init) if (b->init)
wrmsrl(MSR_IA32_MC0_CTL + i*4, 0); wrmsrl(MSR_IA32_MCx_CTL(i), 0);
} }
} }
...@@ -1893,7 +1893,7 @@ static void mce_reenable_cpu(void *h) ...@@ -1893,7 +1893,7 @@ static void mce_reenable_cpu(void *h)
for (i = 0; i < banks; i++) { for (i = 0; i < banks; i++) {
struct mce_bank *b = &mce_banks[i]; struct mce_bank *b = &mce_banks[i];
if (b->init) if (b->init)
wrmsrl(MSR_IA32_MC0_CTL + i*4, b->ctl); wrmsrl(MSR_IA32_MCx_CTL(i), b->ctl);
} }
} }
......
...@@ -90,7 +90,7 @@ static void cmci_discover(int banks, int boot) ...@@ -90,7 +90,7 @@ static void cmci_discover(int banks, int boot)
if (test_bit(i, owned)) if (test_bit(i, owned))
continue; continue;
rdmsrl(MSR_IA32_MC0_CTL2 + i, val); rdmsrl(MSR_IA32_MCx_CTL2(i), val);
/* Already owned by someone else? */ /* Already owned by someone else? */
if (val & CMCI_EN) { if (val & CMCI_EN) {
...@@ -101,8 +101,8 @@ static void cmci_discover(int banks, int boot) ...@@ -101,8 +101,8 @@ static void cmci_discover(int banks, int boot)
} }
val |= CMCI_EN | CMCI_THRESHOLD; val |= CMCI_EN | CMCI_THRESHOLD;
wrmsrl(MSR_IA32_MC0_CTL2 + i, val); wrmsrl(MSR_IA32_MCx_CTL2(i), val);
rdmsrl(MSR_IA32_MC0_CTL2 + i, val); rdmsrl(MSR_IA32_MCx_CTL2(i), val);
/* Did the enable bit stick? -- the bank supports CMCI */ /* Did the enable bit stick? -- the bank supports CMCI */
if (val & CMCI_EN) { if (val & CMCI_EN) {
...@@ -152,9 +152,9 @@ void cmci_clear(void) ...@@ -152,9 +152,9 @@ void cmci_clear(void)
if (!test_bit(i, __get_cpu_var(mce_banks_owned))) if (!test_bit(i, __get_cpu_var(mce_banks_owned)))
continue; continue;
/* Disable CMCI */ /* Disable CMCI */
rdmsrl(MSR_IA32_MC0_CTL2 + i, val); rdmsrl(MSR_IA32_MCx_CTL2(i), val);
val &= ~(CMCI_EN|CMCI_THRESHOLD_MASK); val &= ~(CMCI_EN|CMCI_THRESHOLD_MASK);
wrmsrl(MSR_IA32_MC0_CTL2 + i, val); wrmsrl(MSR_IA32_MCx_CTL2(i), val);
__clear_bit(i, __get_cpu_var(mce_banks_owned)); __clear_bit(i, __get_cpu_var(mce_banks_owned));
} }
spin_unlock_irqrestore(&cmci_discover_lock, flags); spin_unlock_irqrestore(&cmci_discover_lock, flags);
......
Markdown is supported
0%
or
You are about to add 0 people to the discussion. Proceed with caution.
Finish editing this message first!
Please register or to comment